亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? uart_test.srr

?? 主芯片:Actel的FPGA030,Verilog語言,串口發(fā)送和接收的例程
?? SRR
?? 第 1 頁 / 共 3 頁
字號:
#Build: Synplify 9.0.2A2, Build 250R, Feb 20 2008
#install: C:\Libero\Synplify\Synplify_902A2
#OS: Windows XP 5.1
#Hostname: JIANGYICHENG

#Implementation: synthesis

#Sat Jul 05 08:23:26 2008

$ Start of Compile
#Sat Jul 05 08:23:26 2008

Synplicity Verilog Compiler, version 1.0, Build 145R, built Mar  5 2008
Copyright (C) 1994-2008, Synplicity Inc.  All Rights Reserved

@I::"C:\Libero\Synplify\Synplify_902A2\lib\proasic\proasic3.v"
@I::"E:\Actel_pro\UART\hdl\rec.v"
@I::"E:\Actel_pro\UART\hdl\send.v"
@I::"E:\Actel_pro\UART\hdl\uart_test.v"
Verilog syntax check successful!
Selecting top level module uart_test
@N: CG364 :"E:\Actel_pro\UART\hdl\rec.v":5:7:5:9|Synthesizing module rec

@W: CL170 :"E:\Actel_pro\UART\hdl\rec.v":37:0:37:5|Pruning bit <9> of UartBuff[9:0] - not in use ...

@N: CG364 :"E:\Actel_pro\UART\hdl\send.v":6:7:6:10|Synthesizing module send

@W: CL170 :"E:\Actel_pro\UART\hdl\send.v":54:0:54:5|Pruning bit <9> of Datainbuf2[9:0] - not in use ...

@W: CL170 :"E:\Actel_pro\UART\hdl\send.v":54:0:54:5|Pruning bit <8> of Datainbuf2[9:0] - not in use ...

@W: CL170 :"E:\Actel_pro\UART\hdl\send.v":54:0:54:5|Pruning bit <7> of Datainbuf2[9:0] - not in use ...

@W: CL170 :"E:\Actel_pro\UART\hdl\send.v":54:0:54:5|Pruning bit <6> of Datainbuf2[9:0] - not in use ...

@W: CL170 :"E:\Actel_pro\UART\hdl\send.v":54:0:54:5|Pruning bit <5> of Datainbuf2[9:0] - not in use ...

@W: CL170 :"E:\Actel_pro\UART\hdl\send.v":54:0:54:5|Pruning bit <4> of Datainbuf2[9:0] - not in use ...

@W: CL170 :"E:\Actel_pro\UART\hdl\send.v":54:0:54:5|Pruning bit <3> of Datainbuf2[9:0] - not in use ...

@W: CL170 :"E:\Actel_pro\UART\hdl\send.v":54:0:54:5|Pruning bit <2> of Datainbuf2[9:0] - not in use ...

@W: CL170 :"E:\Actel_pro\UART\hdl\send.v":54:0:54:5|Pruning bit <1> of Datainbuf2[9:0] - not in use ...

@W: CL189 :"E:\Actel_pro\UART\hdl\send.v":42:0:42:5|Register bit Datainbuf[0] is always 0, optimizing ...
@W: CL189 :"E:\Actel_pro\UART\hdl\send.v":42:0:42:5|Register bit Datainbuf[9] is always 1, optimizing ...
@W: CL171 :"E:\Actel_pro\UART\hdl\send.v":42:0:42:5|Pruning Register bit <9> of Datainbuf[9:0] 

@W: CL171 :"E:\Actel_pro\UART\hdl\send.v":42:0:42:5|Pruning Register bit <0> of Datainbuf[9:0] 

@N: CG364 :"E:\Actel_pro\UART\hdl\uart_test.v":5:7:5:15|Synthesizing module uart_test

@W: CG360 :"E:\Actel_pro\UART\hdl\uart_test.v":21:5:21:11|No assignment to wire clk100M

@END
Process took 0h:00m:01s realtime, 0h:00m:01s cputime
# Sat Jul 05 08:23:26 2008

###########################################################]
Synplicity Proasic Technology Mapper, Version 9.0.2, Build 065R, Built Mar  5 2008 17:44:07
Copyright (C) 1994-2008, Synplicity Inc.  All Rights Reserved
Product Version Version 9.0.2A2
@N: MF249 |Running in 32-bit mode.


RTL optimization done.

Finished RTL optimizations (Time elapsed 0h:00m:00s; Memory used current: 39MB peak: 41MB)
@N: MF238 :"e:\actel_pro\uart\hdl\uart_test.v":36:16:36:28|Found 8 bit incrementor, 'senddata_1[7:0]'
@N: MF238 :"e:\actel_pro\uart\hdl\rec.v":26:6:26:14|Found 16 bit incrementor, 'un3_cnt_1[15:0]'
@N: MF238 :"e:\actel_pro\uart\hdl\rec.v":54:11:54:21|Found 4 bit incrementor, 'un9_count_1[3:0]'
@N:"e:\actel_pro\uart\hdl\send.v":54:0:54:5|Found counter in view:work.send(verilog) inst bincnt[3:0]
@N: MF238 :"e:\actel_pro\uart\hdl\send.v":35:6:35:14|Found 16 bit incrementor, 'un3_cnt_1[15:0]'

Finished factoring (Time elapsed 0h:00m:00s; Memory used current: 40MB peak: 41MB)

Finished generic timing optimizations - Pass 1 (Time elapsed 0h:00m:00s; Memory used current: 40MB peak: 42MB)

Starting Early Timing Optimization (Time elapsed 0h:00m:00s; Memory used current: 41MB peak: 42MB)

Finished Early Timing Optimization (Time elapsed 0h:00m:00s; Memory used current: 41MB peak: 42MB)

Finished generic timing optimizations - Pass 2 (Time elapsed 0h:00m:00s; Memory used current: 40MB peak: 42MB)

Finished preparing to map (Time elapsed 0h:00m:01s; Memory used current: 42MB peak: 42MB)

High Fanout Net Report
**********************

Driver Instance / Pin Name     Fanout, notes
--------------------------------------------
uartrec.clkout / Y             13           
============================================

Promoting Net clock_c on CLKBUF  clock_pad
Buffering clksend, fanout 13 segments 2
Replicating Combinational Instance uartrec.clkout, fanout 13 segments 2

Finished technology mapping (Time elapsed 0h:00m:01s; Memory used current: 41MB peak: 42MB)

Finished technology timing optimizations and critical path resynthesis (Time elapsed 0h:00m:01s; Memory used current: 41MB peak: 42MB)

Added 1 Buffers
Added 1 Cells via replication
	Added 0 Sequential Cells via replication
	Added 1 Combinational Cells via replication

Finished restoring hierarchy (Time elapsed 0h:00m:01s; Memory used current: 41MB peak: 42MB)
Writing Analyst data base E:\Actel_pro\UART\synthesis\uart_test.srm
@N: BN225 |Writing default property annotation file E:\Actel_pro\UART\synthesis\uart_test.map.
Writing EDIF Netlist and constraint files
Version 9.0.2A2
Found clock uart_test|clock with period 10.00ns 
Found clock rec|RI_inferred_clock with period 10.00ns 
Found clock send|clkout_inferred_clock with period 10.00ns 


##### START OF TIMING REPORT #####[
# Timing Report written on Sat Jul 05 08:23:29 2008
#


Top view:               uart_test
Library name:           PA3
Operating conditions:   COMWC-2 ( T = 70.0, V = 1.42, P = 1.30, tree_type = balanced_tree )
Requested Frequency:    100.0 MHz
Wire load mode:         top
Wire load model:        proasic3
Paths requested:        5
Constraint File(s):    
@N: MT320 |This timing report estimates place and route data. Please look at the place and route timing report for final timing..

@N: MT322 |Clock constraints cover only FF-to-FF paths associated with the clock..



Performance Summary 
*******************


Worst slack in design: -0.974

                               Requested     Estimated     Requested     Estimated                Clock        Clock              
Starting Clock                 Frequency     Frequency     Period        Period        Slack      Type         Group              
----------------------------------------------------------------------------------------------------------------------------------
send|clkout_inferred_clock     100.0 MHz     789.4 MHz     10.000        1.267         8.733      inferred     Inferred_clkgroup_2
uart_test|clock                100.0 MHz     91.1 MHz      10.000        10.974        -0.974     inferred     Inferred_clkgroup_1
==================================================================================================================================





Clock Relationships
*******************

Clocks                                                  |    rise  to  rise    |    fall  to  fall   |    rise  to  fall   |    fall  to  rise 
-----------------------------------------------------------------------------------------------------------------------------------------------
Starting                    Ending                      |  constraint  slack   |  constraint  slack  |  constraint  slack  |  constraint  slack
-----------------------------------------------------------------------------------------------------------------------------------------------
rec|RI_inferred_clock       uart_test|clock             |  Diff grp    -       |  No paths    -      |  No paths    -      |  No paths    -    
uart_test|clock             rec|RI_inferred_clock       |  Diff grp    -       |  No paths    -      |  No paths    -      |  No paths    -    
uart_test|clock             uart_test|clock             |  10.000      -0.974  |  No paths    -      |  No paths    -      |  No paths    -    
uart_test|clock             send|clkout_inferred_clock  |  Diff grp    -       |  No paths    -      |  No paths    -      |  No paths    -    
send|clkout_inferred_clock  uart_test|clock             |  Diff grp    -       |  No paths    -      |  No paths    -      |  No paths    -    
send|clkout_inferred_clock  send|clkout_inferred_clock  |  10.000      8.733   |  No paths    -      |  No paths    -      |  No paths    -    
===============================================================================================================================================
 Note: 'No paths' indicates there are no paths in the design for that pair of clock edges.
       'Diff grp' indicates that paths exist but the starting clock and ending clock are in different clock groups.



Interface Information 
*********************

		No IO constraint found 



====================================
Detailed Report for Clock: send|clkout_inferred_clock
====================================



Starting Points with Worst Slack
********************************

             Starting                                                  Arrival          
Instance     Reference                      Type     Pin     Net       Time        Slack
             Clock                                                                      
----------------------------------------------------------------------------------------
WR_R1        send|clkout_inferred_clock     DFN1     Q       WR_R1     0.550       8.733
WR_R2        send|clkout_inferred_clock     DFN1     Q       WR_R2     0.550       8.733
========================================================================================


Ending Points with Worst Slack
******************************

             Starting                                                  Required          
Instance     Reference                      Type     Pin     Net       Time         Slack
             Clock                                                                       
-----------------------------------------------------------------------------------------
WR_R2        send|clkout_inferred_clock     DFN1     D       WR_R1     9.572        8.733
WR_R3        send|clkout_inferred_clock     DFN1     D       WR_R2     9.572        8.733

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美自拍丝袜亚洲| 91天堂素人约啪| 亚洲国产成人av| 1区2区3区欧美| 国产精品网曝门| 欧美极品少妇xxxxⅹ高跟鞋| 国产婷婷一区二区| 国产三级精品视频| 欧美激情在线观看视频免费| 欧美高清在线视频| 亚洲欧美在线另类| 亚洲三级小视频| 亚洲精品国产成人久久av盗摄| 一区二区三区在线观看视频| 一区二区在线电影| 亚洲成人午夜电影| 日本aⅴ精品一区二区三区 | 成人av网站大全| 99精品欧美一区| 欧美自拍丝袜亚洲| 日韩欧美亚洲国产另类| 久久久亚洲精华液精华液精华液| 精品久久一二三区| 中国av一区二区三区| 亚洲精品国产视频| 免费欧美高清视频| 成人丝袜高跟foot| 欧美在线观看视频在线| 777a∨成人精品桃花网| 久久免费视频色| 亚洲精品成人少妇| 国内久久精品视频| 成人免费视频视频在线观看免费| 色欧美片视频在线观看在线视频| 精品视频1区2区3区| 日韩欧美一二三四区| 国产精品丝袜一区| 五月天一区二区三区| 国产一级精品在线| 在线观看国产日韩| 久久久久久久综合色一本| 亚洲人被黑人高潮完整版| 免费人成网站在线观看欧美高清| 成人性色生活片| 欧美日韩www| 国产精品色噜噜| 久久精品理论片| 一本久久综合亚洲鲁鲁五月天 | 美国av一区二区| 99精品久久久久久| 精品久久一二三区| 日韩精品免费视频人成| 99国产精品久久久久久久久久久| 日韩一级视频免费观看在线| 专区另类欧美日韩| 国产精品77777| 欧美一区二区三区四区高清| 亚洲人成人一区二区在线观看| 精品一区二区三区蜜桃| 欧美亚洲国产一区二区三区va| 日本一区二区免费在线观看视频 | 精品国产露脸精彩对白| 亚洲尤物在线视频观看| 波多野结衣中文字幕一区二区三区| 欧美美女bb生活片| 一区二区三区精品在线观看| 成人av在线资源网| 久久精品亚洲乱码伦伦中文| 韩国v欧美v日本v亚洲v| 日韩精品中文字幕一区二区三区| 亚洲国产精品久久久久婷婷884| 99久久精品国产毛片| 久久久久国产免费免费| 国产一区二区三区免费在线观看| 欧美一卡二卡在线| 日本亚洲天堂网| 欧美性受极品xxxx喷水| 一区二区高清在线| 在线精品视频小说1| 亚洲丝袜制服诱惑| 色综合久久综合| 自拍视频在线观看一区二区| 色域天天综合网| 亚洲精品国产a| 欧美日韩国产欧美日美国产精品| 午夜欧美大尺度福利影院在线看| 欧美午夜不卡在线观看免费| 亚洲国产综合在线| 欧美一区二区视频观看视频| 日av在线不卡| 久久综合久久99| 成人免费看黄yyy456| 亚洲免费av在线| 欧美日韩久久久一区| 免费精品视频在线| 欧美精品一区二区三区很污很色的| 国产乱子伦视频一区二区三区 | 国产制服丝袜一区| 中文字幕第一区二区| 色久综合一二码| 亚洲线精品一区二区三区八戒| 在线播放日韩导航| 国产一区在线精品| 亚洲视频1区2区| 欧美日韩黄色影视| 国产一区二区三区在线观看免费 | 欧美吻胸吃奶大尺度电影 | 久久精品在线免费观看| www..com久久爱| 亚洲成在人线免费| 精品99999| 91麻豆精品在线观看| 视频一区二区三区中文字幕| 日韩午夜电影av| 国产v综合v亚洲欧| 一区av在线播放| 日韩欧美激情一区| 91一区一区三区| 麻豆成人久久精品二区三区红| 国产欧美日韩三区| 欧美精品一二三| 99亚偷拍自图区亚洲| 青青草精品视频| 亚洲色图都市小说| 久久久高清一区二区三区| 欧美中文字幕一二三区视频| 国产成人精品免费在线| 亚洲成人黄色影院| 亚洲国产精品av| 精品国产一区二区三区不卡 | 五月天婷婷综合| 日韩一区欧美小说| 久久免费美女视频| 日韩欧美黄色影院| 91精品在线一区二区| 在线精品观看国产| 国产成人免费视频网站| 蜜桃视频一区二区三区在线观看 | 欧美日韩国产首页| av电影一区二区| 国产伦精品一区二区三区在线观看 | 美女国产一区二区三区| 亚洲与欧洲av电影| 亚洲男帅同性gay1069| 中文幕一区二区三区久久蜜桃| 精品少妇一区二区| 欧美一区二区日韩一区二区| 欧美日韩国产综合一区二区| 99在线精品观看| 成人高清伦理免费影院在线观看| 激情深爱一区二区| 日本午夜精品一区二区三区电影| 一区二区理论电影在线观看| 国产精品白丝在线| 最新日韩av在线| 国产精品福利电影一区二区三区四区| 久久色.com| 久久精品一区蜜桃臀影院| 国产午夜精品一区二区三区视频| 欧美精品一区男女天堂| 欧美成人a在线| 精品久久久久久久久久久院品网| 日韩午夜精品电影| 精品久久99ma| 久久久久综合网| 久久美女高清视频| 国产日韩欧美不卡在线| 中文字幕免费不卡在线| 亚洲欧洲国产日本综合| 亚洲欧洲精品一区二区精品久久久| 亚洲三级理论片| 天天综合网天天综合色| 久久精品av麻豆的观看方式| 激情综合网激情| 国产精品亚洲第一区在线暖暖韩国| 国产精品88888| 91丨九色丨国产丨porny| 欧美性xxxxxxxx| 日韩美女天天操| 国产女人18水真多18精品一级做| 亚洲视频一二三区| 亚洲影院在线观看| 麻豆精品精品国产自在97香蕉| 国产成人啪午夜精品网站男同| 波波电影院一区二区三区| 欧美色综合影院| 久久综合狠狠综合| 伊人一区二区三区| 免费成人av在线| av一区二区不卡| 在线不卡一区二区| 国产午夜久久久久| 首页国产欧美日韩丝袜| 国产91清纯白嫩初高中在线观看| 91传媒视频在线播放| 久久影院电视剧免费观看| 亚洲品质自拍视频| 精品一区二区三区的国产在线播放| 91丝袜国产在线播放| 久久综合色婷婷|