亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? uart_test.srr

?? 主芯片:Actel的FPGA030,Verilog語言,串口發送和接收的例程
?? SRR
?? 第 1 頁 / 共 3 頁
字號:
=========================================================================================



Worst Path Information
***********************


Path information for path number 1: 
    Requested Period:                        10.000
    - Setup time:                            0.428
    = Required time:                         9.572

    - Propagation time:                      0.839
    = Slack (non-critical) :                 8.733

    Number of logic level(s):                0
    Starting point:                          WR_R1 / Q
    Ending point:                            WR_R2 / D
    The start point is clocked by            send|clkout_inferred_clock [rising] on pin CLK
    The end   point is clocked by            send|clkout_inferred_clock [rising] on pin CLK

Instance / Net              Pin      Pin               Arrival     No. of    
Name               Type     Name     Dir     Delay     Time        Fan Out(s)
-----------------------------------------------------------------------------
WR_R1              DFN1     Q        Out     0.550     0.550       -         
WR_R1              Net      -        -       0.288     -           2         
WR_R2              DFN1     D        In      -         0.839       -         
=============================================================================
Total path delay (propagation time + setup) of 1.267 is 0.979(77.2%) logic and 0.288(22.8%) route.




====================================
Detailed Report for Clock: uart_test|clock
====================================



Starting Points with Worst Slack
********************************

                     Starting                                            Arrival           
Instance             Reference           Type       Pin     Net          Time        Slack 
                     Clock                                                                 
-------------------------------------------------------------------------------------------
uartrec.count[0]     uart_test|clock     DFN1E0     Q       count[0]     0.550       -0.974
uartrec.count[1]     uart_test|clock     DFN1E0     Q       count[1]     0.550       -0.352
uartrec.count[2]     uart_test|clock     DFN1E0     Q       count[2]     0.550       0.208 
uartrec.cnt[3]       uart_test|clock     DFN1       Q       cnt[3]       0.550       0.333 
uartrec.cnt[13]      uart_test|clock     DFN1       Q       cnt[13]      0.550       0.560 
uartrec.cnt[0]       uart_test|clock     DFN1       Q       cnt[0]       0.550       0.581 
uartrec.cnt[10]      uart_test|clock     DFN1       Q       cnt[10]      0.550       0.664 
uartrec.count[3]     uart_test|clock     DFN1E0     Q       count[3]     0.550       0.686 
uartrec.cnt[8]       uart_test|clock     DFN1       Q       cnt[8]       0.550       1.186 
uartrec.cnt[9]       uart_test|clock     DFN1       Q       cnt[9]       0.550       1.194 
===========================================================================================


Ending Points with Worst Slack
******************************

                         Starting                                                  Required           
Instance                 Reference           Type       Pin     Net                Time         Slack 
                         Clock                                                                        
------------------------------------------------------------------------------------------------------
uartrec.StartF           uart_test|clock     DFN1E0     D       StartF_6           9.572        -0.328
uartrec.count_bit[3]     uart_test|clock     DFN1       D       count_bit_1[3]     9.598        0.060 
uartrec.UartBuff[8]      uart_test|clock     DFN1E1     E       UartBuff_15_e      9.546        0.333 
uartrec.UartBuff[1]      uart_test|clock     DFN1E1     E       N_87_i             9.546        0.429 
uartrec.UartBuff[2]      uart_test|clock     DFN1E1     E       N_89_i             9.546        0.429 
uartrec.UartBuff[3]      uart_test|clock     DFN1E1     E       N_91_i             9.546        0.429 
uartrec.UartBuff[4]      uart_test|clock     DFN1E1     E       N_93_i             9.546        0.429 
uartrec.UartBuff[5]      uart_test|clock     DFN1E1     E       N_95_i             9.546        0.429 
uartrec.UartBuff[6]      uart_test|clock     DFN1E1     E       N_97_i             9.546        0.429 
uartrec.UartBuff[7]      uart_test|clock     DFN1E1     E       N_99_i             9.546        0.429 
======================================================================================================



Worst Path Information
***********************


Path information for path number 1: 
    Requested Period:                        10.000
    - Setup time:                            0.402
    = Required time:                         9.598

    - Propagation time:                      10.572
    = Slack (critical) :                     -0.974

    Number of logic level(s):                10
    Starting point:                          uartrec.count[0] / Q
    Ending point:                            uartrec.RI / D
    The start point is clocked by            uart_test|clock [rising] on pin CLK
    The end   point is clocked by            uart_test|clock [rising] on pin CLK

Instance / Net                                                      Pin      Pin               Arrival     No. of    
Name                                                     Type       Name     Dir     Delay     Time        Fan Out(s)
---------------------------------------------------------------------------------------------------------------------
uartrec.count[0]                                         DFN1E0     Q        Out     0.550     0.550       -         
count[0]                                                 Net        -        -       1.140     -           7         
uartrec.count_bit_4.resyn_0.uartrec.un9_count_1.I_8      NOR2B      B        In      -         1.690       -         
uartrec.count_bit_4.resyn_0.uartrec.un9_count_1.I_8      NOR2B      Y        Out     0.469     2.158       -         
N_7                                                      Net        -        -       0.240     -           1         
uartrec.count_bit_4.resyn_0.uartrec.un9_count_1.I_9      XOR2       A        In      -         2.398       -         
uartrec.count_bit_4.resyn_0.uartrec.un9_count_1.I_9      XOR2       Y        Out     0.365     2.763       -         
I_9_0                                                    Net        -        -       0.884     -           4         
uartrec.count_bit_4.resyn_0.uartrec.bit_collect34        NOR3A      C        In      -         3.647       -         
uartrec.count_bit_4.resyn_0.uartrec.bit_collect34        NOR3A      Y        Out     0.479     4.126       -         
bit_collect34                                            Net        -        -       0.955     -           5         
uartrec.count_bit_4.resyn_0.uartrec.count_bit_4.I_1      AND2       B        In      -         5.081       -         
uartrec.count_bit_4.resyn_0.uartrec.count_bit_4.I_1      AND2       Y        Out     0.469     5.550       -         
DWACT_ADD_CI_0_TMP[0]                                    Net        -        -       0.288     -           2         
uartrec.count_bit_4.resyn_0.uartrec.count_bit_4.I_19     NOR2B      A        In      -         5.838       -         
uartrec.count_bit_4.resyn_0.uartrec.count_bit_4.I_19     NOR2B      Y        Out     0.384     6.222       -         
DWACT_ADD_CI_0_g_array_1[0]                              Net        -        -       0.288     -           2         
uartrec.count_bit_4.resyn_0.uartrec.count_bit_4.I_21     NOR2B      A        In      -         6.510       -         
uartrec.count_bit_4.resyn_0.uartrec.count_bit_4.I_21     NOR2B      Y        Out     0.384     6.895       -         
DWACT_ADD_CI_0_g_array_12[0]                             Net        -        -       0.240     -           1         
uartrec.count_bit_4.resyn_0.uartrec.count_bit_4.I_17     XOR2       B        In      -         7.135       -         
uartrec.count_bit_4.resyn_0.uartrec.count_bit_4.I_17     XOR2       Y        Out     0.700     7.834       -         
RI18lto3                                                 Net        -        -       0.288     -           2         
uartrec.count_bit_4.resyn_0.uartrec.RI18lto3             OA1        C        In      -         8.123       -         
uartrec.count_bit_4.resyn_0.uartrec.RI18lto3             OA1        Y        Out     0.497     8.620       -         
RI18                                                     Net        -        -       0.602     -           3         
uartrec.count_bit_4.resyn_0.uartrec.un1_RXD[0]           MX2C       B        In      -         9.222       -         
uartrec.count_bit_4.resyn_0.uartrec.un1_RXD[0]           MX2C       Y        Out     0.437     9.659       -         
un1_RXD[0]                                               Net        -        -       0.240     -           1         
uartrec.count_bit_4.resyn_0.uartrec.RI_5                 MX2A       A        In      -         9.899       -         
uartrec.count_bit_4.resyn_0.uartrec.RI_5                 MX2A       Y        Out     0.432     10.332      -         
RI_5                                                     Net        -        -       0.240     -           1         
uartrec.RI                                               DFN1E0     D        In      -         10.572      -         
=====================================================================================================================
Total path delay (propagation time + setup) of 10.974 is 5.568(50.7%) logic and 5.406(49.3%) route.


Path information for path number 2: 
    Requested Period:                        10.000
    - Setup time:                            0.402
    = Required time:                         9.598

    - Propagation time:                      10.539
    = Slack (non-critical) :                 -0.941

    Number of logic level(s):                10
    Starting point:                          uartrec.count[0] / Q
    Ending point:                            uartrec.RI / D
    The start point is clocked by            uart_test|clock [rising] on pin CLK
    The end   point is clocked by            uart_test|clock [rising] on pin CLK

Instance / Net                                                      Pin      Pin               Arrival     No. of    
Name                                                     Type       Name     Dir     Delay     Time        Fan Out(s)
---------------------------------------------------------------------------------------------------------------------
uartrec.count[0]                                         DFN1E0     Q        Out     0.550     0.550       -         
count[0]                                                 Net        -        -       1.140     -           7         
uartrec.count_bit_4.resyn_0.uartrec.un9_count_1.I_8      NOR2B      B        In      -         1.690       -         
uartrec.count_bit_4.resyn_0.uartrec.un9_count_1.I_8      NOR2B      Y        Out     0.469     2.158       -         
N_7                                                      Net        -        -       0.240     -           1         
uartrec.count_bit_4.resyn_0.uartrec.un9_count_1.I_9      XOR2       A        In      -         2.398       -         
uartrec.count_bit_4.resyn_0.uartrec.un9_count_1.I_9      XOR2       Y        Out     0.365     2.763       -         
I_9_0                                                    Net        -        -       0.884     -           4         
uartrec.count_bit_4.resyn_0.uartrec.bit_collect34        NOR3A      C        In      -         3.647       -         
uartrec.count_bit_4.resyn_0.uartrec.bit_collect34        NOR3A      Y        Out     0.479     4.126       -         
bit_collect34                                            Net        -        -       0.955     -           5         
uartrec.count_bit_4.resyn_0.uartrec.count_bit_4.I_1      AND2       B        In      -         5.081       -         
uartrec.count_bit_4.resyn_0.uartrec.count_bit_4.I_1      AND2       Y        Out     0.469     5.550       -         
DWACT_ADD_CI_0_TMP[0]                                    Net        -        -       0.288     -           2         
uartrec.count_bit_4.resyn_0.uartrec.count_bit_4.I_19     NOR2B      A        In      -         5.838       -         
uartrec.count_bit_4.resyn_0.uartrec.count_bit_4.I_19     NOR2B      Y        Out     0.384     6.222       -         
DWACT_ADD_CI_0_g_array_1[0]                              Net        -        -       0.288     -           2         
uartrec.count_bit_4.resyn_0.uartrec.count_bit_4.I_21     NOR2B      A        In      -         6.510       -         
uartrec.count_bit_4.resyn_0.uartrec.count_bit_4.I_21     NOR2B      Y        Out     0.384     6.895       -         
DWACT_ADD_CI_0_g_array_12[0]                             Net        -        -       0.240     -           1         
uartrec.count_bit_4.resyn_0.uartrec.count_bit_4.I_17     XOR2       B        In      -         7.135       -         
uartrec.count_bit_4.resyn_0.uartrec.count_bit_4.I_17     XOR2       Y        Out     0.700     7.834       -         
RI18lto3                                                 Net        -        -       0.288     -           2         
uartrec.count_bit_4.resyn_0.uartrec.RI18lto3             OA1        C        In      -         8.123       -         
uartrec.count_bit_4.resyn_0.uartrec.RI18lto3             OA1        Y        Out     0.497     8.620       -         
RI18                                                     Net        -        -       0.602     -           3         
uartrec.count_bit_4.resyn_0.uartrec.RI_2_sqmuxa          NOR3A      C        In      -         9.222       -         
uartrec.count_bit_4.resyn_0.uartrec.RI_2_sqmuxa          NOR3A      Y        Out     0.479     9.701       -         
RI_2_sqmuxa                                              Net        -        -       0.240     -           1         
uartrec.count_bit_4.resyn_0.uartrec.RI_5                 MX2A       S        In      -         9.941       -         
uartrec.count_bit_4.resyn_0.uartrec.RI_5                 MX2A       Y        Out     0.358     10.299      -         
RI_5                                                     Net        -        -       0.240     -           1         
uartrec.RI                                               DFN1E0     D        In      -         10.539      -         
=====================================================================================================================
Total path delay (propagation time + setup) of 10.942 is 5.535(50.6%) logic and 5.406(49.4%) route.


Path information for path number 3: 
    Requested Period:                        10.000
    - Setup time:                            0.402
    = Required time:                         9.598

    - Propagation time:                      10.124
    = Slack (non-critical) :                 -0.526

    Number of logic level(s):                9
    Starting point:                          uartrec.count[0] / Q
    Ending point:                            uartrec.RI / D
    The start point is clocked by            uart_test|clock [rising] on pin CLK
    The end   point is clocked by            uart_test|clock [rising] on pin CLK

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
91麻豆精东视频| 性做久久久久久免费观看欧美| 韩国视频一区二区| 欧美xfplay| 国产一区二区精品久久99| 国产日韩精品久久久| 成人免费视频播放| 亚洲黄色尤物视频| 91精品国产欧美一区二区| 久久99精品国产麻豆婷婷洗澡| 国产亚洲成aⅴ人片在线观看| av一二三不卡影片| 亚洲午夜羞羞片| 欧美不卡一区二区三区| 成人免费电影视频| 亚洲一区二区精品久久av| 欧美大胆人体bbbb| 99久久免费视频.com| 视频一区二区三区入口| 久久久久久久久一| 色噜噜久久综合| 精品一区二区三区蜜桃| 中文字幕日韩一区二区| 这里只有精品电影| 337p日本欧洲亚洲大胆色噜噜| 粉嫩av一区二区三区粉嫩 | 激情综合网av| **性色生活片久久毛片| 91精品婷婷国产综合久久竹菊| 国产一区美女在线| 亚洲免费观看高清完整版在线| 日韩一区二区精品在线观看| 东方欧美亚洲色图在线| 五月天激情综合| 国产精品天干天干在线综合| 精品视频一区 二区 三区| 国产精品一区二区免费不卡| 亚洲福利视频导航| 国产目拍亚洲精品99久久精品| 欧美性三三影院| 国产馆精品极品| 午夜精品久久久久久不卡8050| 欧美精品一区二区三区蜜桃| 欧美午夜片在线看| 成人av中文字幕| 久久99精品视频| 性做久久久久久免费观看| 国产精品视频一二| 337p日本欧洲亚洲大胆色噜噜| 欧美综合一区二区| 欧美探花视频资源| 成人精品一区二区三区四区 | 亚洲日穴在线视频| 久久色中文字幕| 欧美精品123区| 欧美性猛交xxxx乱大交退制版 | 九色|91porny| 图片区日韩欧美亚洲| 亚洲蜜臀av乱码久久精品| 国产精品三级在线观看| 久久色在线视频| 久久久久一区二区三区四区| 日韩欧美另类在线| 欧美一级二级在线观看| 欧美日韩国产综合草草| 日本伦理一区二区| 色老汉av一区二区三区| 91麻豆产精品久久久久久| 国产成人一区二区精品非洲| 国产精品456| 国产成人在线视频免费播放| 国产一区二区三区日韩| 国产一区二区在线电影| 国产一区二区三区免费在线观看| 麻豆中文一区二区| 精品一区精品二区高清| 九九视频精品免费| 国产成人综合网站| 岛国av在线一区| 91免费在线视频观看| 日本韩国一区二区三区视频| 色呦呦日韩精品| 欧美在线观看一区二区| 欧美精品少妇一区二区三区| 91麻豆精品国产91久久久久久久久 | 亚洲国产三级在线| 亚洲综合网站在线观看| 亚洲图片有声小说| 青青国产91久久久久久| 韩国一区二区三区| 国产99久久久精品| 99re66热这里只有精品3直播| 欧日韩精品视频| 日韩精品一区二区三区视频播放| 久久综合久久综合九色| 亚洲国产精品精华液2区45| 国产精品久久久久久久岛一牛影视 | 国产乱人伦偷精品视频不卡| 成人午夜av在线| 91色九色蝌蚪| 欧美浪妇xxxx高跟鞋交| 欧美tk—视频vk| 欧美国产精品专区| 亚洲最新视频在线观看| 人人狠狠综合久久亚洲| 国产成人精品亚洲日本在线桃色| 99久久99久久精品免费观看| 欧美色精品在线视频| 久久网站热最新地址| 亚洲免费三区一区二区| 美日韩一区二区| heyzo一本久久综合| 欧美人伦禁忌dvd放荡欲情| 欧美电视剧免费全集观看| 国产精品久久久久影视| 日本一不卡视频| 国产aⅴ综合色| 91麻豆精品国产91久久久| 日本一区二区三区久久久久久久久不 | 亚洲欧美韩国综合色| 免费看日韩a级影片| 99久久精品国产毛片| 国产精品久久久久久久岛一牛影视| 一区二区三区在线视频播放 | 国产精品1024| 欧美日韩精品系列| 国产欧美一区二区精品秋霞影院| 亚洲一区二区三区美女| 国产露脸91国语对白| 欧美揉bbbbb揉bbbbb| 国产精品久久毛片av大全日韩| 亚洲国产中文字幕| 成人丝袜视频网| 精品国内片67194| 天天影视网天天综合色在线播放| 国产成人精品www牛牛影视| 777亚洲妇女| 一区二区三区欧美久久| 成人性生交大片免费看中文 | 在线不卡一区二区| 一区在线观看视频| 国产丶欧美丶日本不卡视频| 91精品国产色综合久久| 亚洲福利国产精品| 色婷婷综合五月| 亚洲欧美日韩中文字幕一区二区三区 | 中文字幕一区二区三区四区不卡| 久久精品国产**网站演员| 欧美性大战久久久久久久| 亚洲三级在线播放| av日韩在线网站| 国产精品成人一区二区三区夜夜夜| 国产精品羞羞答答xxdd| 久久综合久色欧美综合狠狠| 精品一区二区三区久久| 精品区一区二区| 国产美女主播视频一区| 精品国产91亚洲一区二区三区婷婷| 日本人妖一区二区| 日韩欧美中文字幕公布| 久久成人精品无人区| 日韩欧美一区二区在线视频| 蜜桃av一区二区在线观看| 欧美一区二区网站| 久久99国产精品久久99| 日韩精品一区二区在线| 精品一区二区三区免费视频| 亚洲精品一区二区在线观看| 韩国视频一区二区| 国产亚洲一区字幕| 国产成人av资源| 国产精品久久久久影院老司| 91在线观看下载| 亚洲男人都懂的| 欧美色综合网站| 强制捆绑调教一区二区| 日韩视频一区在线观看| 国产精品一级片| 中文字幕一区二区三中文字幕| 色综合久久中文综合久久97| 一区二区三区加勒比av| 欧美日韩不卡一区二区| 青青青爽久久午夜综合久久午夜 | 丰满放荡岳乱妇91ww| 日韩一区在线看| 欧美亚洲一区二区三区四区| 亚洲国产毛片aaaaa无费看| 欧美精品黑人性xxxx| 激情综合色丁香一区二区| 国产精品亲子伦对白| 欧美在线制服丝袜| 日韩电影在线免费| 久久午夜免费电影| 99精品国产99久久久久久白柏| 亚洲一区二区三区精品在线| 日韩欧美的一区二区| av高清不卡在线| 日韩vs国产vs欧美| 国产精品午夜在线观看| 欧美性猛片xxxx免费看久爱|