亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? designer.log

?? 主芯片:Actel的FPGA030,Verilog語言,串口發送和接收的例程
?? LOG
字號:
Actel Designer Software
Version: 8.3.0.22
Release: v8.3


 Netlist Reading Time = 0.0 seconds
Imported the files:
   E:\programer_new\UART\project\synthesis\uart_test.edn
   E:\programer_new\UART\project\synthesis\uart_test_sdc.sdc

The Import command succeeded ( 00:00:06 )
The design E:\programer_new\UART\project\designer\impl1\uart_test.adb was last modified by
software version 8.3.0.22.
Opened an existing Libero design E:\programer_new\UART\project\designer\impl1\uart_test.adb.
'BA_NAME' set to 'uart_test_ba'

The Execute Script command succeeded ( 00:00:00 )
=====================================================================
Parameters used to run compile:
===============================

Family      : ProASIC3
Device      : A3P030
Package     : 100 VQFP
Source      : E:\programer_new\UART\project\synthesis\uart_test.edn
              E:\programer_new\UART\project\synthesis\uart_test_sdc.sdc
Format      : EDIF
Topcell     : uart_test
Speed grade : -2
Temp        : 0:25:70
Voltage     : 1.58:1.50:1.42

Keep Existing Physical Constraints : Yes
Keep Existing Timing Constraints   : Yes

pdc_abort_on_error                 : Yes
pdc_eco_display_unmatched_objects  : No
pdc_eco_max_warnings               : 10000

demote_globals                     : No
promote_globals                    : No
localclock_max_shared_instances    : 12
localclock_buffer_tree_max_fanout  : 12

combine_register                   : No
delete_buffer_tree                 : No

report_high_fanout_nets_limit      : 10

=====================================================================
Compile starts ...


Netlist Optimization Report
===========================

Optimized macros:
  - Dangling net drivers:   0
  - Buffers:                0
  - Inverters:              0
  - Tieoff:                 0
  - Logic combining:        4

    Total macros optimized  4

There were 0 error(s) and 0 warning(s) in this design.
=====================================================================

Reading previous post-compile physical placement constraints.


There were 0 error(s) and 0 warning(s).

=====================================================================
Compile report:
===============

    CORE                     Used:    260  Total:    768   (33.85%)
    IO (W/ clocks)           Used:      3  Total:     77   (3.90%)
    GLOBAL (Chip)            Used:      1  Total:      6   (16.67%)
    Low Static ICC           Used:      0  Total:      1   (0.00%)
    FlashROM                 Used:      0  Total:      1   (0.00%)
    User JTAG                Used:      0  Total:      1   (0.00%)

Global Information:

    Type            | Used   | Total
    ----------------|--------|-------------
    Chip global     | 1      | 6  (16.67%)

Core Information:

    Type    | Instances    | Core tiles
    --------|--------------|-----------
    COMB    | 179          | 179
    SEQ     | 81           | 81

I/O Function:

    Type                          | w/o register  | w/ register  | w/ DDR register
    ------------------------------|---------------|--------------|----------------
    Input I/O                     | 2             | 0            | 0
    Output I/O                    | 1             | 0            | 0
    Bidirectional I/O             | 0             | 0            | 0
    Differential Input I/O Pairs  | 0             | 0            | 0
    Differential Output I/O Pairs | 0             | 0            | 0

I/O Technology:

                                    |   Voltages    |             I/Os
    --------------------------------|-------|-------|-------|--------|--------------
    I/O Standard(s)                 | Vcci  | Vref  | Input | Output | Bidirectional
    --------------------------------|-------|-------|-------|--------|--------------
    LVTTL                           | 3.30v | N/A   | 2     | 1      | 0

Net information report:
=======================

The following nets have been assigned to a chip global resource:
    Fanout  Type          Name
    --------------------------
    70      CLK_NET       Net   : clock_c
                          Driver: clock_pad
                          Source: NETLIST

High fanout nets in the post compile netlist:
    Fanout  Type          Name
    --------------------------
    12      INT_NET       Net   : uartrec/StartF
                          Driver: uartrec/StartF
    12      INT_NET       Net   : uartrec/clkrec
                          Driver: uartrec/clkout
    11      INT_NET       Net   : clkout
                          Driver: uartsend/clkout_0_a3
    10      INT_NET       Net   : WR
                          Driver: WR
    10      INT_NET       Net   : uartrec/count_bit_2_sqmuxa
                          Driver: uartrec/bit_collect_0_e[2]
    10      INT_NET       Net   : uartsend/clksend_0
                          Driver: uartsend/clkout_inferred_clock_0
    9       CLK_NET       Net   : RI
                          Driver: uartrec/RI
    9       INT_NET       Net   : uartrec/bit4
                          Driver: uartrec/bit4
    8       INT_NET       Net   : uartsend/bincnt[0]
                          Driver: uartsend/bincnt[0]
    8       INT_NET       Net   : uartsend/N_51
                          Driver: uartsend/cnt_n8_i_o3

Nets that are candidates for clock assignment and the resulting fanout:
    Fanout  Type          Name
    --------------------------
    20      INT_NET       Net   : clkout
                          Driver: uartsend/clkout_0_a3
    12      INT_NET       Net   : uartrec/StartF
                          Driver: uartrec/StartF
    12      INT_NET       Net   : uartrec/clkrec
                          Driver: uartrec/clkout
    10      INT_NET       Net   : WR
                          Driver: WR
    10      INT_NET       Net   : uartrec/count_bit_2_sqmuxa
                          Driver: uartrec/bit_collect_0_e[2]
    9       CLK_NET       Net   : RI
                          Driver: uartrec/RI
    9       INT_NET       Net   : uartrec/bit4
                          Driver: uartrec/bit4
    8       INT_NET       Net   : uartsend/bincnt[0]
                          Driver: uartsend/bincnt[0]
    8       INT_NET       Net   : uartsend/N_51
                          Driver: uartsend/cnt_n8_i_o3
    7       INT_NET       Net   : RXD_c
                          Driver: RXD_pad


SDC Import: Begin processing constraints...



SDC Import: End processing constraints


The Compile command succeeded ( 00:00:05 )
I/O Bank Assigner detected (2) out of (2) I/O Bank(s) with locked I/O technologies.
I/O Bank Assigner is running in incremental mode. All pre-assigned I/O Bank technologies will
not be changed.
All I/O Banks have locked technologies. Skipping I/O Bank Assigner.

Planning global net placement...

Global net placement completed successfully.


                        o - o - o - o - o - o



Timing-driven Placer Started: Tue Aug 19 09:09:40 2008



Placer Finished: Tue Aug 19 09:09:42 2008

Total Placer CPU Time:     00:00:02



                        o - o - o - o - o - o



INFO: NO_TOP_AGGREGATION option enabled
INFO: Writing the file: E:\programer_new\UART\project\designer\impl1\uart_test.dtf\swloc


Timing-driven Router 

Design: uart_test                       Started: Tue Aug 19 09:09:45 2008



14 nets of 263 have to be routed incrementally.

 



Timing-driven Router completed successfully.



Design: uart_test                       

Finished: Tue Aug 19 09:09:47 2008

Total CPU Time:     00:00:01            Total Elapsed Time: 00:00:02

                        o - o - o - o - o - o



Loading the Timing data for the design.
Finished loading the Timing data.
TIMER: Max delay timing requirements have been met.

The Layout command succeeded ( 00:00:13 )

Running I/O Bank Assigner.

I/O Bank Assigner completed successfully.
 

Planning global net placement...

Global net placement completed successfully.


                        o - o - o - o - o - o



Timing-driven Placer Started: Tue Aug 19 09:10:11 2008



Placer Finished: Tue Aug 19 09:10:19 2008

Total Placer CPU Time:     00:00:08



                        o - o - o - o - o - o



INFO: NO_TOP_AGGREGATION option enabled


Timing-driven Router 

Design: uart_test                       Started: Tue Aug 19 09:10:21 2008



 

Iterative improvement...



Timing-driven Router completed successfully.



Design: uart_test                       

Finished: Tue Aug 19 09:10:31 2008

Total CPU Time:     00:00:09            Total Elapsed Time: 00:00:10

                        o - o - o - o - o - o



Loading the Timing data for the design.
Finished loading the Timing data.
TIMER: Max delay timing requirements have been met.

The Layout command succeeded ( 00:00:24 )
Warning: The following files already exist:
         
         E:\programer_new\UART\project\designer\impl1\uart_test.pdb
         
         Do you want to replace the files? [YES]
INFO: NO_TOP_AGGREGATION option enabled

The Export-map command succeeded ( 00:00:06 )
Warning: Overwriting the existing file:
         E:\programer_new\UART\project\designer\impl1\uart_test.pdb.
Wrote to the file: E:\programer_new\UART\project\designer\impl1\uart_test.pdb
CHECKSUM: 1242

The Generate programming file command succeeded ( 00:00:07 )
Design saved to file E:\programer_new\UART\project\designer\impl1\uart_test.adb.
Design closed.

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
成人黄色国产精品网站大全在线免费观看 | 欧美三级日韩三级| 成人一级片网址| 国产成人av网站| 韩国成人福利片在线播放| 激情深爱一区二区| 国产专区综合网| 国产sm精品调教视频网站| 成人精品在线视频观看| 99精品桃花视频在线观看| 91丨porny丨户外露出| 91久久精品一区二区二区| 欧美日韩中文字幕一区| 91精品欧美久久久久久动漫| 欧美成人综合网站| 久久精品亚洲国产奇米99| 国产欧美日韩视频在线观看| 亚洲免费观看高清完整版在线观看 | 成人av电影在线网| 94色蜜桃网一区二区三区| 欧美视频一区二区三区在线观看| 91精品国产入口| 国产欧美一区视频| 亚洲黄一区二区三区| 日韩在线一区二区| 国产精品亚洲综合一区在线观看| 色婷婷激情一区二区三区| 欧美精品久久久久久久多人混战| 2020国产精品自拍| 玉米视频成人免费看| 奇米色一区二区| 不卡av电影在线播放| 制服丝袜一区二区三区| 国产精品区一区二区三区| 亚洲国产成人高清精品| 国产一区二区三区免费在线观看| 91蜜桃视频在线| 精品久久久久一区| 亚洲高清视频中文字幕| 国产精品亚洲午夜一区二区三区| 欧美日韩在线播放三区四区| 亚洲精品在线网站| 一区二区久久久久| 高清不卡一二三区| 日韩精品中文字幕在线一区| 亚洲欧美日韩久久| 国产在线麻豆精品观看| 欧美日韩中文字幕一区| 国产精品乱码久久久久久| 蜜桃视频一区二区| 欧美三级资源在线| 国产精品福利av| 国产在线精品免费| 欧美一区二区三区四区视频| 亚洲黄色录像片| 成人久久视频在线观看| 精品国产91久久久久久久妲己| 亚洲成人自拍网| 91麻豆蜜桃一区二区三区| 久久久久久9999| 九色porny丨国产精品| 欧美日韩精品二区第二页| 亚洲四区在线观看| 成人免费毛片嘿嘿连载视频| 久久久久久久久蜜桃| 狠狠色丁香九九婷婷综合五月| 欧美美女黄视频| 丝袜美腿亚洲一区二区图片| 欧美亚一区二区| 一个色综合网站| 欧美日韩一卡二卡| 亚洲成av人**亚洲成av**| 精品1区2区3区| 日韩精品免费专区| 欧美美女黄视频| 男女男精品视频| 日韩一区二区在线看片| 久久精品999| 欧美不卡在线视频| 国产一区二区福利视频| 久久精品免视看| av亚洲精华国产精华精| 国产精品久久久久久久岛一牛影视| 粉嫩aⅴ一区二区三区四区| 国产精品乱人伦| 色婷婷综合久久久中文一区二区| 亚洲色图视频网| 91极品视觉盛宴| 亚洲123区在线观看| 91精选在线观看| 九色综合国产一区二区三区| 国产日产欧产精品推荐色| 99精品国产视频| 日韩精品1区2区3区| 精品国精品自拍自在线| 国产寡妇亲子伦一区二区| 亚洲欧洲色图综合| 欧美日韩精品免费观看视频| 免费看欧美女人艹b| 久久精品一区四区| 色综合久久88色综合天天6| 日本怡春院一区二区| 久久精品亚洲乱码伦伦中文| 一本久久精品一区二区| 免费美女久久99| 亚洲欧洲99久久| 在线观看91精品国产麻豆| 国产成人精品免费| 亚洲国产欧美在线| 久久久精品中文字幕麻豆发布| 色综合天天在线| 精品亚洲porn| 洋洋av久久久久久久一区| www国产精品av| 欧美特级限制片免费在线观看| 国产在线看一区| 亚洲国产精品自拍| 欧美高清在线精品一区| 欧美老肥妇做.爰bbww视频| 高清不卡一区二区| 秋霞国产午夜精品免费视频| 亚洲婷婷综合久久一本伊一区 | 国产亚洲制服色| 欧美三级一区二区| 99精品视频在线观看| 国产一区二区三区综合| 日本va欧美va精品| 一区二区三区欧美亚洲| 中文在线一区二区| 精品精品国产高清a毛片牛牛| 欧美最猛性xxxxx直播| 成人性生交大片免费看中文| 麻豆精品视频在线观看免费| 亚洲成人av一区二区三区| 日韩美女视频一区二区 | 亚洲精品中文字幕在线观看| 精品福利在线导航| 日韩美女视频一区二区在线观看| 欧美三级电影精品| 色天天综合久久久久综合片| 成人国产精品免费观看视频| 国产福利精品一区| 国产成人av资源| 国产高清成人在线| 国产成人无遮挡在线视频| 极品少妇xxxx精品少妇偷拍| 精品制服美女久久| 寂寞少妇一区二区三区| 免费在线观看视频一区| 亚洲国产日韩一区二区| 一区二区三区蜜桃网| 亚洲综合在线视频| 亚洲午夜免费福利视频| 午夜精品福利一区二区三区av | 国产婷婷色一区二区三区 | 国产欧美一区二区精品性| 久久亚洲精品国产精品紫薇| 精品嫩草影院久久| 久久综合久久综合久久综合| 精品国产乱码久久久久久夜甘婷婷| 欧美一区二区啪啪| 精品国产凹凸成av人导航| 久久久久97国产精华液好用吗| 国产色产综合色产在线视频 | 欧美日韩一区精品| 欧美亚洲国产一区二区三区 | 成人美女视频在线观看| 99久久国产综合精品麻豆| 色欧美片视频在线观看| 欧美日韩在线精品一区二区三区激情 | 亚洲视频网在线直播| 亚洲大型综合色站| 国产一区二区精品久久91| caoporen国产精品视频| 欧美日韩一区小说| 久久久国际精品| 亚洲人成人一区二区在线观看| 亚洲sss视频在线视频| 蜜桃av一区二区| 91在线视频官网| 日韩三级在线观看| 国产精品久久夜| 香蕉av福利精品导航| 国产精品18久久久久久久久| 91在线精品秘密一区二区| 91麻豆精品91久久久久同性| 欧美高清在线一区二区| 亚洲444eee在线观看| 国产精品一二三四| 欧美日韩高清在线| 国产精品久久一级| 蜜桃精品视频在线观看| 91麻豆国产香蕉久久精品| 精品精品国产高清一毛片一天堂| 日韩一区在线免费观看| 蜜臀久久久久久久| 在线精品视频一区二区| 久久精品夜色噜噜亚洲aⅴ| 日产欧产美韩系列久久99| 色成年激情久久综合|