亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? s3c2410.h

?? 《嵌入式系統設計與實例開發實驗教材二源碼》Linux內核移植與編譯實驗
?? H
?? 第 1 頁 / 共 5 頁
字號:
/* * linux/include/asm-arm/arch-s3c2410/S3C2410.h * * Definition of constants related to the S3C2410 microprocessor * This file is based on the S3C2410 User Manual 2002,01,23. * * Copyright (C) 2002 MIZI Research, Inc. * *  Author: Janghoon Lyu <nandy@mizi.com> *  Date  : $Date: 2002/05/29 08:52:38 $ * *  $Revision: 1.1.2.7 $ *   Tue May 14 2002 Janghoon Lyu <nandy@mizi.com>   - Initial code for VIVI        Tue May 21 2002 Janghoon Lyu <nandy@mizi.com>   - add and modify for LINUX   Wed Jul 24 2002 SeonKon Choi <bushi@mizi.com>   - add USB Device/Host   - Errata (rev 0.1)   Fri Aug 16 2002 Yong-iL Joh <tolkien@mzi.com>   - add set_GPIO_mode(), GPCON(), GPDAT(x), GPUP()   - add BWSCON_DW(x,y)   - apply new irq scheme   Fri Aug 16 2002 SeonKon Choi <bushi@mizi.com>   - add CLKCON bitfield   Fri Aug 30 2002 Janghoon Lyu <nandy@mizi.com>   - add registers related to Power Management   Mon Oct 14 2002 Janghoon Lyu <nandy@mizi.com>   - add the new gpio interface, and the remove old gpio interface * * This file is subject to the terms and conditions of the GNU General Public * License.  See the file COPYING in the main directory of this archive * for more details. */#ifndef _S3C2410_H_#define _S3C2410_H_#include "hardware.h"#include "bitfield.h"/* * Memory Controller (Page 5-15) * * Register   BWSCON	Bus Width & Wait Status Control	[word, R/W, 0x000000]   BANKCON0	boot ROM Control		[word, R/W, 0x0700]   BANKCON1	BANK1 Control			[word, R/W, 0x0700]   BANKCON2	BANK2 Control			[word, R/W, 0x0700]   BANKCON3	BANK3 Control			[word, R/W, 0x0700]   BANKCON4	BANK4 Control			[word, R/W, 0x0700]   BANKCON5	BANK5 Control			[word, R/W, 0x0700]   BANKCON6	BANK6 Control			[word, R/W, 0x1808]   BANKCON7	BANK7 Control			[word, R/W, 0x1808]   REFRESH	DRAM/SDRAM Refresh Control	[word, R/W, 0xac0000]   BANKSIZE	Flexible Bank Size		[word, R/W, 0x0]   MRSRB6	Mode register set for SDRAM	[word, R/W]   MRSRB7	Mode register set for SDRAM	[word, R/W] * */#define bMEMCON(Nb)	__REG(0x48000000 + (Nb))#define BWSCON		bMEMCON(0)#define bBANKCON(Nb)	bMEMCON((Nb+1)*4)#define BANKCON0	bBANKCON(0)#define BANKCON1	bBANKCON(1)#define BANKCON2	bBANKCON(2)#define BANKCON3	bBANKCON(3)#define BANKCON4	bBANKCON(4)#define BANKCON5	bBANKCON(5)#define BANKCON6	bBANKCON(6)#define BANKCON7	bBANKCON(7)#define REFRESH		bMEMCON(0x24)#define BANKSIZE	bMEMCON(0x28)#define MRSRB6		bMEMCON(0x2C)#define MRSRB7		bMEMCON(0x30)#define fBWSCON_ST(Nb)	Fld(1,((Nb)*4)+3)	/* Using UB/LB for Bank (Nb), init: 0 */#define fBWSCON_WS(Nb)	Fld(1,((Nb)*4)+2)	/* WAIT enable for Bank (Nb), init: 0 */#define fBWSCON_DW(Nb)	Fld(2,(Nb)*4)		/* data bus width for Bank (Nb), init: 0 */#define fBWSCON_DW0	Fld(2,1)	/* initital state is undef */#define BWSCON_ST7	FMsk(fBWSCON_ST(7))#define BWSCON_WS7	FMsk(fBWSCON_WS(7))#define BWSCON_DW7	FMsk(fBWSCON_DW(7))#define BWSCON_ST6	FMsk(fBWSCON_ST(6))#define BWSCON_WS6	FMsk(fBWSCON_WS(6))#define BWSCON_DW6	FMsk(fBWSCON_DW(6))#define BWSCON_ST5	FMsk(fBWSCON_ST(5))#define BWSCON_WS5	FMsk(fBWSCON_WS(5))#define BWSCON_DW5	FMsk(fBWSCON_DW(5))#define BWSCON_ST4	FMsk(fBWSCON_ST(4))#define BWSCON_WS4	FMsk(fBWSCON_WS(4))#define BWSCON_DW4	FMsk(fBWSCON_DW(4))#define BWSCON_ST3	FMsk(fBWSCON_ST(3))#define BWSCON_WS3	FMsk(fBWSCON_WS(3))#define BWSCON_DW3	FMsk(fBWSCON_DW(3))#define BWSCON_ST2	FMsk(fBWSCON_ST(2))#define BWSCON_WS2	FMsk(fBWSCON_WS(2))#define BWSCON_DW2	FMsk(fBWSCON_DW(2))#define BWSCON_ST1	FMsk(fBWSCON_ST(1))#define BWSCON_WS1	FMsk(fBWSCON_WS(1))#define BWSCON_DW1	FMsk(fBWSCON_DW(1))#define BWSCON_DW0	FMsk(fBWSCON_DW0)#define BWSCON_DW_8	0x0		/* set bus width to  8bit */#define BWSCON_DW_16	0x1		/* set bus width to 16bit */#define BWSCON_DW_32	0x2		/* set bus width to 32bit */#define BWSCON_DW(x,y)	FInsrt((y), fBWSCON_DW(x))#define	fBANKCON_Tacs	Fld(2,13)	/* Address set-up before nBCSn, init: 0 */#define	BANKCON_Tacs	FMsk(fBANKCON_Tacs)#define BANKCON_Tacs0	FInsrt(0x0, fBANKCON_Tacs)	/* 0 clock */#define BANKCON_Tacs1	FInsrt(0x1, fBANKCON_Tacs)	/* 1 clock */#define BANKCON_Tacs2	FInsrt(0x2, fBANKCON_Tacs)	/* 2 clock */#define BANKCON_Tacs4	FInsrt(0x3, fBANKCON_Tacs)	/* 4 clock */#define	fBANKCON_Tcos	Fld(2,11)	/* Chip selection set-up nOE, init: 0 */#define	BANKCON_Tcos	FMsk(fBANKCON_Tcos)#define BANKCON_Tcos0	FInsrt(0x0, fBANKCON_Tcos)	/* 0 clock */#define BANKCON_Tcos1	FInsrt(0x1, fBANKCON_Tcos)	/* 1 clock */#define BANKCON_Tcos2	FInsrt(0x2, fBANKCON_Tcos)	/* 2 clock */#define BANKCON_Tcos4	FInsrt(0x3, fBANKCON_Tcos)	/* 4 clock */#define	fBANKCON_Tacc	Fld(3,8)	/* Access cycle, init: 0x7 */#define BANKCON_Tacc	FMsk(fBANKCON_Tacc)#define BANKCON_Tacc1	FInsrt(0x0, fBANKCON_Tacc)	/* 1 clock */#define BANKCON_Tacc2	FInsrt(0x1, fBANKCON_Tacc)	/* 2 clock */#define BANKCON_Tacc3	FInsrt(0x2, fBANKCON_Tacc)	/* 3 clock */#define BANKCON_Tacc4	FInsrt(0x3, fBANKCON_Tacc)	/* 4 clock */#define BANKCON_Tacc6	FInsrt(0x4, fBANKCON_Tacc)	/* 6 clock */#define BANKCON_Tacc8	FInsrt(0x5, fBANKCON_Tacc)	/* 8 clock */#define BANKCON_Tacc10	FInsrt(0x6, fBANKCON_Tacc)	/* 10 clock */#define BANKCON_Tacc14	FInsrt(0x7, fBANKCON_Tacc)	/* 14 clock */#define	fBANKCON_Toch	Fld(2,6)	/* Chip selection hold on nOE, init: 0 */#define	BANKCON_Toch	FMsk(fBANKCON_Toch)#define BANKCON_Toch0	FInsrt(0x0, fBANKCON_Toch)	/* 0 clock */#define BANKCON_Toch1	FInsrt(0x1, fBANKCON_Toch)	/* 1 clock */#define BANKCON_Toch2	FInsrt(0x2, fBANKCON_Toch)	/* 2 clock */#define BANKCON_Toch4	FInsrt(0x3, fBANKCON_Toch)	/* 4 clock */#define	fBANKCON_Tcah	Fld(2,4)	/* Address holding time after nBCSn, init: 0 */#define	BANKCON_Tcah	FMsk(fBANKCON_Tcah)#define BANKCON_Tcah0	FInsrt(0x0, fBANKCON_Tcah)	/* 0 clock */#define BANKCON_Tcah1	FInsrt(0x1, fBANKCON_Tcah)	/* 1 clock */#define BANKCON_Tcah2	FInsrt(0x2, fBANKCON_Tcah)	/* 2 clock */#define BANKCON_Tcah4	FInsrt(0x3, fBANKCON_Tcah)	/* 4 clock */#define	fBANKCON_Tacp	Fld(2,2)	/* Page mode access cycle @ Page mode, init: 0 */#define	BANKCON_Tacp	FMsk(fBANKCON_Tacp)#define BANKCON_Tacp2	FInsrt(0x0, fBANKCON_Tacp)	/* 2 clock */#define BANKCON_Tacp3	FInsrt(0x1, fBANKCON_Tacp)	/* 3 clock */#define BANKCON_Tacp4	FInsrt(0x2, fBANKCON_Tacp)	/* 4 clock */#define BANKCON_Tacp6	FInsrt(0x3, fBANKCON_Tacp)	/* 6 clock */#define	fBANKCON_PMC	Fld(2,0)	/* Page mode configuration, init: 0 */#define	BANKCON_PMC	FMsk(fBANKCON_PMC)#define BANKCON_PMC1	FInsrt(0x0, fBANKCON_PMC)	/* normal (1 data) */#define BANKCON_PMC4	FInsrt(0x1, fBANKCON_PMC)	/* 4 data */#define BANKCON_PMC8	FInsrt(0x2, fBANKCON_PMC)	/* 8 data */#define BANKCON_PMC16	FInsrt(0x3, fBANKCON_PMC)	/* 16 data */#define fBANKCON_MT	Fld(2,15)	/* memory type for BANK6 and BANK7 */#define BANKCON_MT	FMsk(fBANKCON_MT)#define BANKCON_MT_ROM	FInsrt(0x0, fBANKCON_MT)	/* ROM or SRAM */#define BANKCON_MT_EDO	FInsrt(0x2, fBANKCON_MT)	/* EDO DRAM */#define BANKCON_MT_SDRM	FInsrt(0x3, fBANKCON_MT)	/* Sync. DRAM */#define fBANKCON_Trcd	Fld(2,4)	/* RAS to CAS delay, init: 0 */#define BANKCON_Trcd	FMsk(fBANKCON_Trcd)#define BANKCON_Trcd1	FInsrt(0x0, fBANKCON_Trcd)	/* 1 clock */#define BANKCON_Trcd2	FInsrt(0x1, fBANKCON_Trcd)	/* 2 clock */#define BANKCON_Trcd3	FInsrt(0x2, fBANKCON_Trcd)	/* 3 clock */#define BANKCON_Trcd4	FInsrt(0x3, fBANKCON_Trcd)	/* 4 clock */#define fBANKCON_Tcas	Fld(1,3)	/* CAS pulse width, init: 0 */#define BANKCON_Tcas	FMsk(fBANKCON_Tcas)#define BANKCON_Tcas1	FInsrt(0x0, fBANKCON_Tcas)	/* 1 clock */#define BANKCON_Tcas2	FInsrt(0x1, fBANKCON_Tcas)	/* 2 clock */#define fBANKCON_Tcp	Fld(1,2)	/* CAS pre-charge, init: 0 */#define BANKCON_Tcp	FMsk(fBANKCON_Tcp)#define BANKCON_Tcp1	FInsrt(0x0, fBANKCON_Tcp)	/* 1 clock */#define BANKCON_Tcp2	FInsrt(0x1, fBANKCON_Tcp)	/* 2 clock */#define fBANKCON_CAN	Fld(2,0)	/* Column address number, init: 0 */#define BANKCON_CAN	FMsk(fBANKCON_CAN)#define BANKCON_CAN8	FInsrt(0x0, fBANKCON_CAN)	/* 8-bit */#define BANKCON_CAN9	FInsrt(0x1, fBANKCON_CAN)	/* 9-bit */#define BANKCON_CAN10	FInsrt(0x2, fBANKCON_CAN)	/* 10-bit */#define BANKCON_CAN11	FInsrt(0x3, fBANKCON_CAN)	/* 11-bit */#define fBANKCON_STrcd	Fld(2,2)	/* RAS to CAS delay, init: 0x2 */#define BANKCON_STrcd	FMsk(fBANKCON_STrcd)#define BANKCON_STrcd2	FInsrt(0x0, fBANKCON_STrcd)	/* 2 clock */#define BANKCON_STrcd3	FInsrt(0x1, fBANKCON_STrcd)	/* 3 clock */#define BANKCON_STrcd4	FInsrt(0x2, fBANKCON_STrcd)	/* 4 clock */#define fBANKCON_SCAN	Fld(2,0)	/* Column address number, init: 0 */#define BANKCON_SCAN	FMsk(fBANKCON_SCAN)#define BANKCON_SCAN8	FInsrt(0x0, fBANKCON_SCAN)	/* 8-bit */#define BANKCON_SCAN9	FInsrt(0x1, fBANKCON_SCAN)	/* 9-bit */#define BANKCON_SCAN10	FInsrt(0x2, fBANKCON_SCAN)	/* 10-bit */#define REFRESH_REFEN	(1 << 23)	/* DRAM/SDRAM Refresh Enable, init: 0x1 */#define REFRESH_TREFMD	(1 << 22)	/* DRAM/SDRAM Refresh Mode, init: 0 */#define REFRESH_TREFMD_Auto	(0 << 22)	/* CBR/Auto Refresh */#define REFRESH_TREFMD_Self	(1 << 22)	/* Self Refresh */#define fREFRESH_Trp	Fld(2,20)	/* DRAM/SDRAM RAS pre-charge, init: 0x2 */#define REFRESH_Trp	FMsk(fREFRESH_Trp)#define REFRESH_Trp15	FInsrt(0x0, fBANKCON_Trp)	/* DRAM : 1.5 clocks */#define REFRESH_Trp25	FInsrt(0x1, fBANKCON_Trp)	/* DRAM : 2.5 clocks */#define REFRESH_Trp35	FInsrt(0x2, fBANKCON_Trp)	/* DRAM : 3.5 clocks */#define REFRESH_Trp45	FInsrt(0x3, fBANKCON_Trp)	/* DRAM : 4.5 clocks */#define REFRESH_Trp2	FInsrt(0x0, fBANKCON_Trp)	/* SDRAM : 2 clocks */#define REFRESH_Trp3	FInsrt(0x1, fBANKCON_Trp)	/* SDRAM : 3 clocks */#define REFRESH_Trp4	FInsrt(0x2, fBANKCON_Trp)	/* SDRAM : 4 clocks */#define fREFRESH_Trc	Fld(2,18)	/* SDRAM RC minimum time, init: 0x3 */#define REFRESH_Trc	FMsk(fREFRESH_Trc)#define REFRESH_Trc4	FInsrt(0x0, fBANKCON_Trc)	/* 4 clocks */#define REFRESH_Trc5	FInsrt(0x1, fBANKCON_Trc)	/* 5 clocks */#define REFRESH_Trc6	FInsrt(0x2, fBANKCON_Trc)	/* 6 clocks */#define REFRESH_Trc7	FInsrt(0x3, fBANKCON_Trc)	/* 7 clocks */#define fREFRESH_Tchr	Fld(2,18)	/* DRAM CAS hold time, init: 0 */#define REFRESH_Tchr	FMsk(fREFRESH_Tchr)#define REFRESH_Tchr1	FInsrt(0x0, fBANKCON_Tchr)	/* 1 clock */#define REFRESH_Tchr2	FInsrt(0x1, fBANKCON_Tchr)	/* 2 clocks */#define REFRESH_Tchr3	FInsrt(0x2, fBANKCON_Tchr)	/* 3 clocks */#define REFRESH_Tchr4	FInsrt(0x3, fBANKCON_Tchr)	/* 4 clocks */#define fREFRESH_RC	Fld(11,0)	/* DRAM/SDRAM Refresh Counter, init: 0 */#define REFRESH_RC	FMsk(fREFRESH_RC)#define REFRESH_RC_VALUE(refresh_period, HCLK) \			(F1stBit(Fld(1,11)) + 1 - (HCLK)*(refresh_period))#define fBANKSIZE_SCLK	Fld(1,4) /* SCLK is enable only during SDRAM access cycle				    for reducing power cosumption.				    When SDRAM isn't be accessed, SCLK is 'L' level.				    0 = SCLK is always active				    1 = SCLK is active only during the access				    init: 0 */#define BANKSIZE_SCLK	FMsk(fBANKSIZE_SCLK)#define fBANKSIZE_MAP	Fld(2,0)	/* BANK6/7 memory map, init: 0 */#define BANKSIZE_MAP	FMsk(fBANKSIZE_MAP)#define BANKSIZE_MAP32	FInsrt(0x0, fBANKCON_MAP)	/* 32M/32M */#define BANKSIZE_MAP2	FInsrt(0x4, fBANKCON_MAP)	/*  2M/ 2M */#define BANKSIZE_MAP4	FInsrt(0x5, fBANKCON_MAP)	/*  4M/ 4M */#define BANKSIZE_MAP8	FInsrt(0x6, fBANKCON_MAP)	/*  8M/ 8M */#define BANKSIZE_MAP16	FInsrt(0x7, fBANKCON_MAP)	/* 16M/16M */#define fMRSR_WBL	Fld(1,9)	/* Write burst length */#define MRSR_WBL	FMsk(fMRSR_WBL)#define	MRSR_WBL_Burst	FInsrt(0x0, fBANKCON_WBL)	/* Burst(Fixed) */#define fMRSR_TM	Fld(2,7)	/* Test Mode */#define MRSR_TM		FMsk(fMRSR_TM)#define	MRSR_TM_Set	FInsrt(0x0, fBANKCON_TM)	/* Mode Register set(Fixed) */#define fMRSR_CL	Fld(3,4)	/* CAS Latency */#define MRSR_CL		FMsk(fMRSR_CL)#define	MRSR_CL1	FInsrt(0x0, fBANKCON_CL)	/* 1 clock */#define	MRSR_CL2	FInsrt(0x2, fBANKCON_CL)	/* 2 clocks */#define	MRSR_CL3	FInsrt(0x3, fBANKCON_CL)	/* 3 clocks */#define fMRSR_BT	Fld(1,3)	/* Burst Type */#define MRSR_BT		FMsk(fMRSR_BT)#define	MRSR_BT_Seq	FInsrt(0x0, fBANKCON_BT)	/* sequential(Fixed) */#define fMRSR_BL	Fld(3,0)	/* Burst Length */#define MRSR_BL		FMsk(fMRSR_BL)#define	MRSR_BL1	FInsrt(0x0, fBANKCON_BL)	/* 1 (Fixed) *//* Clock and Power Management */#define CLK_CTL_BASE		0x4C000000#define bCLKCTL(Nb)		__REG(CLK_CTL_BASE + (Nb))/* Offset */#define oLOCKTIME		0x00	/* R/W, PLL lock time count register */#define oMPLLCON		0x04	/* R/W, MPLL configuration register */#define oUPLLCON		0x08	/* R/W, UPLL configuration register */#define oCLKCON			0x0C	/* R/W, Clock generator control reg. */#define oCLKSLOW		0x10	/* R/W, Slow clock control register */#define oCLKDIVN		0x14	/* R/W, Clock divider control *//* Registers */#define LOCKTIME		bCLKCTL(oLOCKTIME)#define MPLLCON			bCLKCTL(oMPLLCON)#define UPLLCON			bCLKCTL(oUPLLCON)#define CLKCON			bCLKCTL(oCLKCON)#define CLKSLOW			bCLKCTL(oCLKSLOW)#define CLKDIVN			bCLKCTL(oCLKDIVN)/* Fields */#define fPLL_MDIV		Fld(8,12)#define fPLL_PDIV		Fld(6,4)#define fPLL_SDIV		Fld(2,0)/* bits */#define CLKCON_SPI		(1<<18)#define CLKCON_IIS		(1<<17)#define CLKCON_IIC		(1<<16)#define CLKCON_ADC		(1<<15)#define CLKCON_RTC		(1<<14)#define CLKCON_GPIO		(1<<13)#define CLKCON_UART2		(1<<12)#define CLKCON_UART1		(1<<11)#define CLKCON_UART0		(1<<10)#define CLKCON_SDI		(1<<9)#define CLKCON_PWM		(1<<8)#define CLKCON_USBD		(1<<7)

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲图片自拍偷拍| 中文字幕av一区二区三区高 | 亚洲欧洲精品一区二区三区不卡| 日韩一区二区麻豆国产| 欧美一区三区二区| 在线播放91灌醉迷j高跟美女 | 欧美揉bbbbb揉bbbbb| 欧美亚洲综合另类| 欧美精品99久久久**| 欧美高清性hdvideosex| 日韩一区二区中文字幕| www欧美成人18+| 中文字幕巨乱亚洲| 一区二区免费在线| 日韩成人av影视| 国产剧情av麻豆香蕉精品| 成人涩涩免费视频| 欧美性猛交xxxxxx富婆| 日韩视频在线一区二区| 国产无一区二区| 亚洲精品一二三| 美女视频一区二区| av毛片久久久久**hd| 欧美日韩精品电影| 久久日韩精品一区二区五区| 国产免费成人在线视频| 一区二区在线观看免费| 日韩国产在线观看| 成人av集中营| 日韩三级视频在线看| 亚洲欧美怡红院| 日本vs亚洲vs韩国一区三区二区| 国产成人一区二区精品非洲| 91极品美女在线| 久久这里只有精品6| 亚洲另类中文字| 国产真实精品久久二三区| 99精品视频中文字幕| 欧美一个色资源| 亚洲美女淫视频| 久久99国产精品久久99 | 日韩美女一区二区三区四区| 国产欧美视频在线观看| 日韩中文欧美在线| 色婷婷久久久综合中文字幕| 精品国产一区二区三区不卡| 一区二区三区免费看视频| 极品尤物av久久免费看| 欧美日韩国产一二三| 国产精品福利电影一区二区三区四区| 日韩精品视频网站| 在线观看av一区| 国产精品国产三级国产| 国产乱码一区二区三区| 91精品国产一区二区| 亚洲国产欧美在线| 91丨porny丨蝌蚪视频| xnxx国产精品| 久久 天天综合| 日韩亚洲电影在线| 午夜精品在线看| 91黄色免费网站| 中文字幕综合网| 高清不卡在线观看| 久久精品亚洲精品国产欧美| 蜜臀av性久久久久蜜臀av麻豆| 欧美私模裸体表演在线观看| 亚洲婷婷综合色高清在线| 国产99久久久久久免费看农村| 精品日韩在线观看| 久草这里只有精品视频| 日韩精品中文字幕一区 | 国产精品你懂的在线欣赏| 国产自产2019最新不卡| 精品乱人伦一区二区三区| 日韩中文字幕亚洲一区二区va在线| 色天天综合色天天久久| 一区二区三区丝袜| 欧美午夜精品一区二区蜜桃| 亚洲国产日韩精品| 日韩一区二区在线看片| 麻豆91在线播放| 精品国产伦一区二区三区免费| 国产裸体歌舞团一区二区| 26uuu亚洲| 成人黄动漫网站免费app| 中文字幕在线观看不卡| 91香蕉国产在线观看软件| 一区二区在线观看免费| 欧美日韩aaa| 国产在线不卡一卡二卡三卡四卡| 国产日本一区二区| 91麻豆免费视频| 日韩av电影免费观看高清完整版 | 国产精品久久三区| 99国产精品一区| 日日夜夜一区二区| 2020日本不卡一区二区视频| www..com久久爱| 亚洲国产成人tv| 久久中文娱乐网| 一本色道久久综合狠狠躁的推荐| 亚洲国产日韩在线一区模特| 欧美变态tickling挠脚心| 高清不卡在线观看av| 亚洲一区二区高清| 久久先锋资源网| 一本高清dvd不卡在线观看| 日韩精品一二区| 中文字幕在线不卡国产视频| 欧美一区二区人人喊爽| 国产麻豆视频一区| 亚洲成av人综合在线观看| 久久精品夜色噜噜亚洲a∨| 欧洲精品一区二区三区在线观看| 久久疯狂做爰流白浆xx| 一区二区三区 在线观看视频| 精品区一区二区| 在线亚洲精品福利网址导航| 国产在线一区二区综合免费视频| 亚洲精品免费一二三区| 久久精品一区二区三区不卡| 欧美日韩一区二区在线观看视频| 国产九色sp调教91| 日韩国产欧美视频| 自拍av一区二区三区| 国产亚洲美州欧州综合国| 欧美日本在线播放| 色综合天天性综合| 国产盗摄视频一区二区三区| 日韩va欧美va亚洲va久久| 亚洲精品v日韩精品| 国产亚洲欧美中文| 精品免费视频一区二区| 欧美日韩亚洲综合在线| 91丝袜美女网| 99精品视频一区| 成人一区二区三区在线观看| 麻豆精品精品国产自在97香蕉| 亚洲国产欧美在线人成| 亚洲欧美电影一区二区| 国产精品久久福利| 国产精品每日更新在线播放网址 | 欧美三日本三级三级在线播放| av一本久道久久综合久久鬼色| 国产美女视频91| 久久99深爱久久99精品| 久久99国产精品久久99果冻传媒| 日韩电影在线看| 三级不卡在线观看| 免费在线观看成人| 久久99精品国产麻豆不卡| 久久国产精品72免费观看| 久久er99热精品一区二区| 久久91精品久久久久久秒播| 精品亚洲免费视频| 国产一区二区在线观看免费| 精品在线一区二区| 久久成人久久爱| 国产高清精品网站| 北条麻妃一区二区三区| 97se亚洲国产综合在线| 欧洲激情一区二区| 日韩欧美一区在线| 欧美精品一区二区久久久| 日本一区二区视频在线观看| 亚洲婷婷在线视频| 亚洲福利一二三区| 久久se这里有精品| jiyouzz国产精品久久| 欧美性淫爽ww久久久久无| 91精品欧美一区二区三区综合在| 欧美videos中文字幕| 中文av一区特黄| 亚洲国产视频在线| 精品在线观看免费| av中文字幕一区| 欧美精品高清视频| 欧美激情综合在线| 亚洲国产成人tv| 国产乱人伦精品一区二区在线观看 | 在线精品视频一区二区三四| 欧美猛男超大videosgay| 91精品国产91热久久久做人人| 久久久蜜桃精品| 亚洲综合网站在线观看| 另类小说视频一区二区| 不卡的看片网站| 7777精品伊人久久久大香线蕉完整版 | 日韩欧美一级在线播放| 一区在线观看免费| 日本少妇一区二区| 99国产精品久久久久久久久久| 欧美肥胖老妇做爰| 国产精品国产自产拍高清av| 视频一区视频二区中文| 91在线精品秘密一区二区| 欧美成人官网二区| 亚洲h动漫在线| 99精品视频在线观看免费|