亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? defbf534.h

?? u-boot1.3.0的原碼,從配了網絡驅動和FLASH的驅動,并該用ESC竟如
?? H
?? 第 1 頁 / 共 5 頁
字號:
/* * Copyright (C) 2004 Analog Devices Inc., All Rights Reserved. * *********************************************************************************** * * This include file contains a list of macro "defines" to enable the programmer * to use symbolic names for register-access and bit-manipulation. * *   ---------------------------- *   revision 0.1 *   date: 2004/03/01 21:23:01;  author: joeb *   Initial revision * */#ifndef _DEF_BF534_H#define _DEF_BF534_H/* Include all Core registers and bit definitions */#include <asm/arch-common/def_LPBlackfin.h>#define LO(con32)		((con32) & 0xFFFF)#define lo(con32)		((con32) & 0xFFFF)#define HI(con32)		(((con32) >> 16) & 0xFFFF)#define hi(con32)		(((con32) >> 16) & 0xFFFF)/* * System MMR Register Map *//* Clock and System Control	(0xFFC00000 - 0xFFC000FF)*/#define PLL_CTL			0xFFC00000	/* PLL Control Register */#define PLL_DIV			0xFFC00004	/* PLL Divide Register */#define VR_CTL			0xFFC00008	/* Voltage Regulator Control Register */#define CHIPID			0xFFC00014	/* Chip ID register (32-bit) */#define PLL_STAT		0xFFC0000C	/* PLL Status Register */#define PLL_LOCKCNT		0xFFC00010	/* PLL Lock Count Register *//* System Interrupt Controller (0xFFC00100 - 0xFFC001FF) */#define SWRST			0xFFC00100	/* Software Reset Register */#define SYSCR			0xFFC00104	/* System Configuration Register */#define SIC_RVECT		0xFFC00108	/* Interrupt Reset Vector Address Register */#define SIC_IMASK		0xFFC0010C	/* Interrupt Mask Register */#define SIC_IAR0		0xFFC00110	/* Interrupt Assignment Register 0 */#define SIC_IAR1		0xFFC00114	/* Interrupt Assignment Register 1 */#define SIC_IAR2		0xFFC00118	/* Interrupt Assignment Register 2 */#define SIC_IAR3		0xFFC0011C	/* Interrupt Assignment Register 3 */#define SIC_ISR			0xFFC00120	/* Interrupt Status Register */#define SIC_IWR			0xFFC00124	/* Interrupt Wakeup Register *//* Watchdog Timer		(0xFFC00200 - 0xFFC002FF) */#define WDOG_CTL		0xFFC00200	/* Watchdog Control Register */#define WDOG_CNT		0xFFC00204	/* Watchdog Count Register */#define WDOG_STAT		0xFFC00208	/* Watchdog Status Register *//* Real Time Clock		(0xFFC00300 - 0xFFC003FF) */#define RTC_STAT		0xFFC00300	/* RTC Status Register */#define RTC_ICTL		0xFFC00304	/* RTC Interrupt Control Register */#define RTC_ISTAT		0xFFC00308	/* RTC Interrupt Status Register */#define RTC_SWCNT		0xFFC0030C	/* RTC Stopwatch Count Register */#define RTC_ALARM		0xFFC00310	/* RTC Alarm Time Register */#define RTC_FAST		0xFFC00314	/* RTC Prescaler Enable Register */#define RTC_PREN		0xFFC00314	/* RTC Prescaler Enable Alternate Macro *//* UART0 Controller		(0xFFC00400 - 0xFFC004FF) */#define UART0_THR		0xFFC00400	/* Transmit Holding register */#define UART0_RBR		0xFFC00400	/* Receive Buffer register */#define UART0_DLL		0xFFC00400	/* Divisor Latch (Low-Byte) */#define UART0_IER		0xFFC00404	/* Interrupt Enable Register */#define UART0_DLH		0xFFC00404	/* Divisor Latch (High-Byte) */#define UART0_IIR		0xFFC00408	/* Interrupt Identification Register */#define UART0_LCR		0xFFC0040C	/* Line Control Register */#define UART0_MCR		0xFFC00410	/* Modem Control Register */#define UART0_LSR		0xFFC00414	/* Line Status Register */#define UART0_MSR		0xFFC00418	/* Modem Status Register */#define UART0_SCR		0xFFC0041C	/* SCR Scratch Register */#define UART0_GCTL		0xFFC00424	/* Global Control Register *//* SPI Controller		(0xFFC00500 - 0xFFC005FF) */#define SPI_CTL			0xFFC00500	/* SPI Control Register */#define SPI_FLG			0xFFC00504	/* SPI Flag register */#define SPI_STAT		0xFFC00508	/* SPI Status register */#define SPI_TDBR		0xFFC0050C	/* SPI Transmit Data Buffer Register */#define SPI_RDBR		0xFFC00510	/* SPI Receive Data Buffer Register */#define SPI_BAUD		0xFFC00514	/* SPI Baud rate Register */#define SPI_SHADOW		0xFFC00518	/* SPI_RDBR Shadow Register *//* TIMER0-7 Registers		(0xFFC00600 - 0xFFC006FF) */#define TIMER0_CONFIG		0xFFC00600	/* Timer 0 Configuration Register */#define TIMER0_COUNTER		0xFFC00604	/* Timer 0 Counter Register */#define TIMER0_PERIOD		0xFFC00608	/* Timer 0 Period Register */#define TIMER0_WIDTH		0xFFC0060C	/* Timer 0 Width Register */#define TIMER1_CONFIG		0xFFC00610	/* Timer 1 Configuration Register */#define TIMER1_COUNTER		0xFFC00614	/* Timer 1 Counter Register */#define TIMER1_PERIOD		0xFFC00618	/* Timer 1 Period Register */#define TIMER1_WIDTH		0xFFC0061C	/* Timer 1 Width Register */#define TIMER2_CONFIG		0xFFC00620	/* Timer 2 Configuration Register */#define TIMER2_COUNTER		0xFFC00624	/* Timer 2 Counter Register */#define TIMER2_PERIOD		0xFFC00628	/* Timer 2 Period Register */#define TIMER2_WIDTH		0xFFC0062C	/* Timer 2 Width Register */#define TIMER3_CONFIG		0xFFC00630	/* Timer 3 Configuration Register */#define TIMER3_COUNTER		0xFFC00634	/* Timer 3 Counter Register */#define TIMER3_PERIOD		0xFFC00638	/* Timer 3 Period Register */#define TIMER3_WIDTH		0xFFC0063C	/* Timer 3 Width Register */#define TIMER4_CONFIG		0xFFC00640	/* Timer 4 Configuration Register */#define TIMER4_COUNTER		0xFFC00644	/* Timer 4 Counter Register */#define TIMER4_PERIOD		0xFFC00648	/* Timer 4 Period Register */#define TIMER4_WIDTH		0xFFC0064C	/* Timer 4 Width Register */#define TIMER5_CONFIG		0xFFC00650	/* Timer 5 Configuration Register */#define TIMER5_COUNTER		0xFFC00654	/* Timer 5 Counter Register */#define TIMER5_PERIOD		0xFFC00658	/* Timer 5 Period Register */#define TIMER5_WIDTH		0xFFC0065C	/* Timer 5 Width Register */#define TIMER6_CONFIG		0xFFC00660	/* Timer 6 Configuration Register */#define TIMER6_COUNTER		0xFFC00664	/* Timer 6 Counter Register */#define TIMER6_PERIOD		0xFFC00668	/* Timer 6 Period Register */#define TIMER6_WIDTH		0xFFC0066C	/* Timer 6 Width Register */#define TIMER7_CONFIG		0xFFC00670	/* Timer 7 Configuration Register */#define TIMER7_COUNTER		0xFFC00674	/* Timer 7 Counter Register */#define TIMER7_PERIOD		0xFFC00678	/* Timer 7 Period Register */#define TIMER7_WIDTH		0xFFC0067C	/* Timer 7 Width Register */#define TIMER_ENABLE		0xFFC00680	/* Timer Enable Register */#define TIMER_DISABLE		0xFFC00684	/* Timer Disable Register */#define TIMER_STATUS		0xFFC00688	/* Timer Status Register *//* General Purpose I/O Port F (0xFFC00700 - 0xFFC007FF) */#define PORTFIO			0xFFC00700	/* Port F I/O Pin State Specify Register */#define PORTFIO_CLEAR		0xFFC00704	/* Port F I/O Peripheral Interrupt Clear Register */#define PORTFIO_SET		0xFFC00708	/* Port F I/O Peripheral Interrupt Set Register */#define PORTFIO_TOGGLE		0xFFC0070C	/* Port F I/O Pin State Toggle Register */#define PORTFIO_MASKA		0xFFC00710	/* Port F I/O Mask State Specify Interrupt A Register */#define PORTFIO_MASKA_CLEAR	0xFFC00714	/* Port F I/O Mask Disable Interrupt A Register */#define PORTFIO_MASKA_SET	0xFFC00718	/* Port F I/O Mask Enable Interrupt A Register */#define PORTFIO_MASKA_TOGGLE	0xFFC0071C	/* Port F I/O Mask Toggle Enable Interrupt A Register */#define PORTFIO_MASKB		0xFFC00720	/* Port F I/O Mask State Specify Interrupt B Register */#define PORTFIO_MASKB_CLEAR	0xFFC00724	/* Port F I/O Mask Disable Interrupt B Register */#define PORTFIO_MASKB_SET	0xFFC00728	/* Port F I/O Mask Enable Interrupt B Register */#define PORTFIO_MASKB_TOGGLE	0xFFC0072C	/* Port F I/O Mask Toggle Enable Interrupt B Register */#define PORTFIO_DIR		0xFFC00730	/* Port F I/O Direction Register */#define PORTFIO_POLAR		0xFFC00734	/* Port F I/O Source Polarity Register */#define PORTFIO_EDGE		0xFFC00738	/* Port F I/O Source Sensitivity Register */#define PORTFIO_BOTH		0xFFC0073C	/* Port F I/O Set on BOTH Edges Register */#define PORTFIO_INEN		0xFFC00740	/* Port F I/O Input Enable Register *//* SPORT0 Controller		(0xFFC00800 - 0xFFC008FF) */#define SPORT0_TCR1		0xFFC00800	/* SPORT0 Transmit Configuration 1 Register */#define SPORT0_TCR2		0xFFC00804	/* SPORT0 Transmit Configuration 2 Register */#define SPORT0_TCLKDIV		0xFFC00808	/* SPORT0 Transmit Clock Divider */#define SPORT0_TFSDIV		0xFFC0080C	/* SPORT0 Transmit Frame Sync Divider */#define SPORT0_TX		0xFFC00810	/* SPORT0 TX Data Register */#define SPORT0_RX		0xFFC00818	/* SPORT0 RX Data Register */#define SPORT0_RCR1		0xFFC00820	/* SPORT0 Transmit Configuration 1 Register */#define SPORT0_RCR2		0xFFC00824	/* SPORT0 Transmit Configuration 2 Register */#define SPORT0_RCLKDIV		0xFFC00828	/* SPORT0 Receive Clock Divider */#define SPORT0_RFSDIV		0xFFC0082C	/* SPORT0 Receive Frame Sync Divider */#define SPORT0_STAT		0xFFC00830	/* SPORT0 Status Register */#define SPORT0_CHNL		0xFFC00834	/* SPORT0 Current Channel Register */#define SPORT0_MCMC1		0xFFC00838	/* SPORT0 Multi-Channel Configuration Register 1 */#define SPORT0_MCMC2		0xFFC0083C	/* SPORT0 Multi-Channel Configuration Register 2 */#define SPORT0_MTCS0		0xFFC00840	/* SPORT0 Multi-Channel Transmit Select Register 0 */#define SPORT0_MTCS1		0xFFC00844	/* SPORT0 Multi-Channel Transmit Select Register 1 */#define SPORT0_MTCS2		0xFFC00848	/* SPORT0 Multi-Channel Transmit Select Register 2 */#define SPORT0_MTCS3		0xFFC0084C	/* SPORT0 Multi-Channel Transmit Select Register 3 */#define SPORT0_MRCS0		0xFFC00850	/* SPORT0 Multi-Channel Receive Select Register 0 */#define SPORT0_MRCS1		0xFFC00854	/* SPORT0 Multi-Channel Receive Select Register 1 */#define SPORT0_MRCS2		0xFFC00858	/* SPORT0 Multi-Channel Receive Select Register 2 */#define SPORT0_MRCS3		0xFFC0085C	/* SPORT0 Multi-Channel Receive Select Register 3 *//* SPORT1 Controller		(0xFFC00900 - 0xFFC009FF) */#define SPORT1_TCR1		0xFFC00900	/* SPORT1 Transmit Configuration 1 Register */#define SPORT1_TCR2		0xFFC00904	/* SPORT1 Transmit Configuration 2 Register */#define SPORT1_TCLKDIV		0xFFC00908	/* SPORT1 Transmit Clock Divider */#define SPORT1_TFSDIV		0xFFC0090C	/* SPORT1 Transmit Frame Sync Divider */#define SPORT1_TX		0xFFC00910	/* SPORT1 TX Data Register */#define SPORT1_RX		0xFFC00918	/* SPORT1 RX Data Register */#define SPORT1_RCR1		0xFFC00920	/* SPORT1 Transmit Configuration 1 Register */#define SPORT1_RCR2		0xFFC00924	/* SPORT1 Transmit Configuration 2 Register */#define SPORT1_RCLKDIV		0xFFC00928	/* SPORT1 Receive Clock Divider */#define SPORT1_RFSDIV		0xFFC0092C	/* SPORT1 Receive Frame Sync Divider */#define SPORT1_STAT		0xFFC00930	/* SPORT1 Status Register */#define SPORT1_CHNL		0xFFC00934	/* SPORT1 Current Channel Register */#define SPORT1_MCMC1		0xFFC00938	/* SPORT1 Multi-Channel Configuration Register 1 */#define SPORT1_MCMC2		0xFFC0093C	/* SPORT1 Multi-Channel Configuration Register 2 */#define SPORT1_MTCS0		0xFFC00940	/* SPORT1 Multi-Channel Transmit Select Register 0 */#define SPORT1_MTCS1		0xFFC00944	/* SPORT1 Multi-Channel Transmit Select Register 1 */#define SPORT1_MTCS2		0xFFC00948	/* SPORT1 Multi-Channel Transmit Select Register 2 */#define SPORT1_MTCS3		0xFFC0094C	/* SPORT1 Multi-Channel Transmit Select Register 3 */#define SPORT1_MRCS0		0xFFC00950	/* SPORT1 Multi-Channel Receive Select Register 0 */#define SPORT1_MRCS1		0xFFC00954	/* SPORT1 Multi-Channel Receive Select Register 1 */#define SPORT1_MRCS2		0xFFC00958	/* SPORT1 Multi-Channel Receive Select Register 2 */#define SPORT1_MRCS3		0xFFC0095C	/* SPORT1 Multi-Channel Receive Select Register 3 */

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美日韩在线精品一区二区三区激情 | 日韩电影在线免费观看| 成人国产精品视频| 国产欧美一区二区精品久导航| 捆绑变态av一区二区三区| 欧美一区二区精品| 青青草国产精品97视觉盛宴| 678五月天丁香亚洲综合网| 亚洲成人自拍网| 91麻豆国产香蕉久久精品| 久久午夜老司机| 成人免费视频视频在线观看免费 | 精品亚洲免费视频| 久久一区二区三区四区| 极品少妇一区二区三区精品视频| 欧美性xxxxxxxx| 日韩av电影免费观看高清完整版在线观看 | 国产成人精品亚洲日本在线桃色| 久久蜜桃一区二区| 成人免费毛片片v| 亚洲老妇xxxxxx| 欧美三级乱人伦电影| 日本sm残虐另类| 久久精品人人做人人综合| 国产99久久久精品| 亚洲欧美激情一区二区| 欧美性视频一区二区三区| 免费人成黄页网站在线一区二区| 精品国产乱子伦一区| 成人av网站在线| 亚洲一区二区三区免费视频| 欧美一区二区三区四区在线观看| 国产综合色视频| 亚洲男人的天堂在线aⅴ视频| 欧美精品自拍偷拍| 国产精品影音先锋| 亚洲男人天堂av网| 欧美色图一区二区三区| 免费高清在线视频一区·| www激情久久| 色综合色狠狠综合色| 美女精品自拍一二三四| 中文字幕中文字幕一区二区| 欧美日韩激情在线| 成人午夜又粗又硬又大| ...xxx性欧美| 91麻豆精品国产自产在线观看一区 | 色妞www精品视频| 美国毛片一区二区三区| 亚洲人成网站色在线观看| 91麻豆精品国产综合久久久久久| 国产福利91精品| 日韩国产在线观看一区| 国产人久久人人人人爽| 97国产精品videossex| 蜜臀久久99精品久久久画质超高清| 2020日本不卡一区二区视频| 欧美亚洲综合网| av影院午夜一区| 久久99久久久久| 五月婷婷综合网| 亚洲视频你懂的| 国产欧美日韩卡一| 日韩久久免费av| 欧美人动与zoxxxx乱| 99精品国产一区二区三区不卡| 极品少妇一区二区| 午夜久久久久久电影| 亚洲人吸女人奶水| 国产精品久久久久久久裸模| 日韩欧美成人一区二区| 一本色道久久综合精品竹菊| 国产精品亚洲视频| 老司机午夜精品| 免费在线成人网| 日韩国产在线观看一区| 亚洲人吸女人奶水| 一区二区视频在线| 国产精品久久久久影院老司| 久久久九九九九| www成人在线观看| 欧美一区二区精美| 日韩一区二区在线观看视频播放| 欧美色网站导航| 欧美制服丝袜第一页| 蜜桃视频一区二区三区在线观看 | 久久蜜桃av一区精品变态类天堂 | 欧美日韩在线免费视频| 色狠狠av一区二区三区| 色天使色偷偷av一区二区| 99久久国产综合色|国产精品| 国产成人精品三级| 激情久久五月天| 国产精品99久久久久久似苏梦涵 | 欧美一区二区三区四区久久| 欧美日产国产精品| 欧美美女一区二区在线观看| 欧美片网站yy| 欧美一区二区三区在线电影| 日韩精品一区二区三区中文精品| 日韩一区二区视频在线观看| 欧美精品高清视频| 欧美一级理论片| www国产成人| 《视频一区视频二区| 亚洲精品va在线观看| 亚洲成人一区在线| 久久国产日韩欧美精品| 国产一区二区精品在线观看| 国产成人啪免费观看软件| 成人免费毛片app| 在线免费观看日本欧美| 制服视频三区第一页精品| 日韩一卡二卡三卡四卡| 国产性天天综合网| 亚洲免费在线观看视频| 亚洲va天堂va国产va久| 精品亚洲欧美一区| 91丝袜国产在线播放| 色综合久久综合网97色综合| 欧美肥妇毛茸茸| 中文文精品字幕一区二区| 亚洲一区在线观看免费| 久久se精品一区二区| 成人免费看视频| 欧美日韩国产一二三| 久久综合色天天久久综合图片| 欧美国产综合一区二区| 亚洲免费观看高清完整| 免费成人你懂的| 99精品欧美一区二区三区综合在线| 欧美日韩一区成人| 国产欧美中文在线| 爽好久久久欧美精品| 成人免费看视频| 久久久精品免费免费| 午夜av区久久| 91在线视频免费91| 精品久久久久香蕉网| 亚洲午夜电影在线| 国产.欧美.日韩| 日韩一区二区三区在线| 一区二区三区不卡视频在线观看| 韩国一区二区三区| 欧美视频在线一区二区三区 | 精品国产乱码久久久久久浪潮| 中文字幕在线不卡视频| 久久成人综合网| 欧美视频日韩视频| 亚洲精品一区在线观看| 午夜伊人狠狠久久| av不卡免费电影| 国产丝袜美腿一区二区三区| 视频一区国产视频| av不卡一区二区三区| 欧美成人vps| 亚洲国产sm捆绑调教视频| 国产在线观看一区二区| 91精品国产综合久久久久久漫画 | 欧美性生活久久| 国产精品久久久久婷婷| 狠狠久久亚洲欧美| 日韩一区二区三区视频在线| 亚洲狠狠爱一区二区三区| 国产一区二区福利视频| 日韩一区二区三区免费看| 亚洲丝袜自拍清纯另类| 另类综合日韩欧美亚洲| 51久久夜色精品国产麻豆| 亚洲免费av网站| 91在线观看美女| 国产精品美女www爽爽爽| 成人av第一页| 亚洲国产精品精华液2区45| 国内成人免费视频| 中文字幕精品在线不卡| 激情图片小说一区| 欧美精品18+| 免费在线成人网| 精品免费视频.| 国产在线日韩欧美| 精品国产免费一区二区三区四区 | 国产欧美综合色| 成人免费视频视频在线观看免费| 久久久久久**毛片大全| 成人黄色a**站在线观看| 国产精品久久久久影院| 99久久精品国产一区二区三区 | 成人免费视频在线观看| jizzjizzjizz欧美| 亚洲欧美偷拍三级| 在线播放欧美女士性生活| 免费xxxx性欧美18vr| 日韩精品一区二区三区老鸭窝| 日本色综合中文字幕| 久久亚洲一级片| 国产成人亚洲综合色影视| 日韩理论片一区二区| 日本精品裸体写真集在线观看| 亚洲裸体xxx|