亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? lowlevel_init.s

?? u-boot1.3.0的原碼,從配了網絡驅動和FLASH的驅動,并該用ESC竟如
?? S
字號:
/* * Low-level board setup code for TI DaVinci SoC based boards. * * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net> * * Partially based on TI sources, original copyrights follow: *//* * Board specific setup info * * (C) Copyright 2003 * Texas Instruments, <www.ti.com> * Kshitij Gupta <Kshitij@ti.com> * * Modified for OMAP 1610 H2 board by Nishant Kamat, Jan 2004 * * Modified for OMAP 5912 OSK board by Rishi Bhattacharya, Apr 2004 * See file CREDITS for list of people who contributed to this * project. * * Modified for DV-EVM board by Rishi Bhattacharya, Apr 2005 * See file CREDITS for list of people who contributed to this * project. * * Modified for DV-EVM board by Swaminathan S, Nov 2005 * See file CREDITS for list of people who contributed to this * project. * * This program is free software; you can redistribute it and/or * modify it under the terms of the GNU General Public License as * published by the Free Software Foundation; either version 2 of * the License, or (at your option) any later version. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the * GNU General Public License for more details. * * You should have received a copy of the GNU General Public License * along with this program; if not, write to the Free Software * Foundation, Inc., 59 Temple Place, Suite 330, Boston, * MA 02111-1307 USA */#include <config.h>.globl	lowlevel_initlowlevel_init:	/*-------------------------------------------------------*	 * Mask all IRQs by setting all bits in the EINT default *	 *-------------------------------------------------------*/	mov	r1, $0	ldr	r0, =EINT_ENABLE0	str	r1, [r0]	ldr	r0, =EINT_ENABLE1	str	r1, [r0]	/*------------------------------------------------------*	 * Put the GEM in reset					*	 *------------------------------------------------------*/	/* Put the GEM in reset */	ldr	r8, PSC_GEM_FLAG_CLEAR	ldr	r6, MDCTL_GEM	ldr	r7, [r6]	and	r7, r7, r8	str	r7, [r6]	/* Enable the Power Domain Transition Command */	ldr	r6, PTCMD	ldr	r7, [r6]	orr	r7, r7, $0x02	str	r7, [r6]	/* Check for Transition Complete(PTSTAT) */checkStatClkStopGem:	ldr	r6, PTSTAT	ldr	r7, [r6]	ands	r7, r7, $0x02	bne	checkStatClkStopGem	/* Check for GEM Reset Completion */checkGemStatClkStop:	ldr	r6, MDSTAT_GEM	ldr	r7, [r6]	ands	r7, r7, $0x100	bne	checkGemStatClkStop	/* Do this for enabling a WDT initiated reset this is a workaround	   for a chip bug.  Not required under normal situations */	ldr	r6, P1394	mov	r10, $0	str	r10, [r6]	/*------------------------------------------------------*	 * Enable L1 & L2 Memories in Fast mode                 *	 *------------------------------------------------------*/	ldr	r6, DFT_ENABLE	mov	r10, $0x01	str	r10, [r6]	ldr	r6, MMARG_BRF0	ldr	r10, MMARG_BRF0_VAL	str	r10, [r6]	ldr	r6, DFT_ENABLE	mov	r10, $0	str	r10, [r6]	/*------------------------------------------------------*	 * DDR2 PLL Initialization			    	*	 *------------------------------------------------------*/	/* Select the Clock Mode Depending on the Value written in the Boot Table by the run script */	mov	r10, $0	ldr	r6, PLL2_CTL	ldr	r7, PLL_CLKSRC_MASK	ldr	r8, [r6]	and	r8, r8, r7	mov	r9, r10, lsl $8	orr	r8, r8, r9	str	r8, [r6]	/* Select the PLLEN source */	ldr	r7, PLL_ENSRC_MASK	and	r8, r8, r7	str	r8, [r6]	/* Bypass the PLL */	ldr	r7, PLL_BYPASS_MASK	and	r8, r8, r7	str	r8, [r6]	/* Wait for few cycles to allow PLLEN Mux switch properly to bypass Clock */	mov	r10, $0x20WaitPPL2Loop:	subs	r10, r10, $1	bne	WaitPPL2Loop	/* Reset the PLL */	ldr	r7, PLL_RESET_MASK	and	r8, r8, r7	str	r8, [r6]	/* Power up the PLL */	ldr	r7, PLL_PWRUP_MASK	and	r8, r8, r7	str	r8, [r6]	/* Enable the PLL from Disable Mode */	ldr	r7, PLL_DISABLE_ENABLE_MASK	and	r8, r8, r7	str	r8, [r6]	/* Program the PLL Multiplier */	ldr	r6, PLL2_PLLM	mov	r2, $0x17	/* 162 MHz */	str	r2, [r6]	/* Program the PLL2 Divisor Value */	ldr	r6, PLL2_DIV2	mov	r3, $0x01	str	r3, [r6]	/* Program the PLL2 Divisor Value */	ldr	r6, PLL2_DIV1	mov	r4, $0x0b	/* 54 MHz */	str	r4, [r6]	/* PLL2 DIV2 MMR */	ldr	r8, PLL2_DIV_MASK	ldr	r6, PLL2_DIV2	ldr	r9, [r6]	and	r8, r8, r9	mov	r9, $0x01	mov	r9, r9, lsl $15	orr	r8, r8, r9	str	r8, [r6]	/* Program the GOSET bit to take new divider values */	ldr	r6, PLL2_PLLCMD	ldr	r7, [r6]	orr	r7, r7, $0x01	str	r7, [r6]	/* Wait for Done */	ldr	r6, PLL2_PLLSTATdoneLoop_0:	ldr	r7, [r6]	ands	r7, r7, $0x01	bne	doneLoop_0	/* PLL2 DIV1 MMR */	ldr	r8, PLL2_DIV_MASK	ldr	r6, PLL2_DIV1	ldr	r9, [r6]	and	r8, r8, r9	mov	r9, $0x01	mov	r9, r9, lsl $15	orr	r8, r8, r9	str	r8, [r6]	/* Program the GOSET bit to take new divider values */	ldr	r6, PLL2_PLLCMD	ldr	r7, [r6]	orr	r7, r7, $0x01	str	r7, [r6]	/* Wait for Done */	ldr	r6, PLL2_PLLSTATdoneLoop:	ldr	r7, [r6]	ands	r7, r7, $0x01	bne	doneLoop	/* Wait for PLL to Reset Properly */	mov	r10, $0x218ResetPPL2Loop:	subs	r10, r10, $1	bne	ResetPPL2Loop	/* Bring PLL out of Reset */	ldr	r6, PLL2_CTL	ldr	r8, [r6]	orr	r8, r8, $0x08	str	r8, [r6]	/* Wait for PLL to Lock */	ldr	r10, PLL_LOCK_COUNTPLL2Lock:	subs	r10, r10, $1	bne	PLL2Lock	/* Enable the PLL */	ldr	r6, PLL2_CTL	ldr	r8, [r6]	orr	r8, r8, $0x01	str	r8, [r6]	/*------------------------------------------------------*	 * Issue Soft Reset to DDR Module			*	 *------------------------------------------------------*/	/* Shut down the DDR2 LPSC Module */	ldr	r8, PSC_FLAG_CLEAR	ldr	r6, MDCTL_DDR2	ldr	r7, [r6]	and	r7, r7, r8	orr	r7, r7, $0x03	str	r7, [r6]	/* Enable the Power Domain Transition Command */	ldr	r6, PTCMD	ldr	r7, [r6]	orr	r7, r7, $0x01	str	r7, [r6]	/* Check for Transition Complete(PTSTAT) */checkStatClkStop:	ldr	r6, PTSTAT	ldr	r7, [r6]	ands	r7, r7, $0x01	bne	checkStatClkStop	/* Check for DDR2 Controller Enable Completion */checkDDRStatClkStop:	ldr	r6, MDSTAT_DDR2	ldr	r7, [r6]	and	r7, r7, $0x1f	cmp	r7, $0x03	bne	checkDDRStatClkStop	/*------------------------------------------------------*	 * Program DDR2 MMRs for 162MHz Setting			*	 *------------------------------------------------------*/	/* Program PHY Control Register */	ldr	r6, DDRCTL	ldr	r7, DDRCTL_VAL	str	r7, [r6]	/* Program SDRAM Bank Config Register */	ldr	r6, SDCFG	ldr	r7, SDCFG_VAL	str	r7, [r6]	/* Program SDRAM TIM-0 Config Register */	ldr	r6, SDTIM0	ldr	r7, SDTIM0_VAL_162MHz	str	r7, [r6]	/* Program SDRAM TIM-1 Config Register */	ldr	r6, SDTIM1	ldr	r7, SDTIM1_VAL_162MHz	str	r7, [r6]	/* Program the SDRAM Bank Config Control Register */	ldr	r10, MASK_VAL	ldr	r8, SDCFG	ldr	r9, SDCFG_VAL	and	r9, r9, r10	str	r9, [r8]	/* Program SDRAM SDREF Config Register */	ldr	r6, SDREF	ldr	r7, SDREF_VAL	str	r7, [r6]	/*------------------------------------------------------*	 * Issue Soft Reset to DDR Module			*	 *------------------------------------------------------*/	/* Issue a Dummy DDR2 read/write */	ldr	r8, DDR2_START_ADDR	ldr	r7, DUMMY_VAL	str	r7, [r8]	ldr	r7, [r8]	/* Shut down the DDR2 LPSC Module */	ldr	r8, PSC_FLAG_CLEAR	ldr	r6, MDCTL_DDR2	ldr	r7, [r6]	and	r7, r7, r8	orr	r7, r7, $0x01	str	r7, [r6]	/* Enable the Power Domain Transition Command */	ldr	r6, PTCMD	ldr	r7, [r6]	orr	r7, r7, $0x01	str	r7, [r6]	/* Check for Transition Complete(PTSTAT) */checkStatClkStop2:	ldr	r6, PTSTAT	ldr	r7, [r6]	ands	r7, r7, $0x01	bne	checkStatClkStop2	/* Check for DDR2 Controller Enable Completion */checkDDRStatClkStop2:	ldr	r6, MDSTAT_DDR2	ldr	r7, [r6]	and	r7, r7, $0x1f	cmp	r7, $0x01	bne	checkDDRStatClkStop2	/*------------------------------------------------------*	 * Turn DDR2 Controller Clocks On			*	 *------------------------------------------------------*/	/* Enable the DDR2 LPSC Module */	ldr	r6, MDCTL_DDR2	ldr	r7, [r6]	orr	r7, r7, $0x03	str	r7, [r6]	/* Enable the Power Domain Transition Command */	ldr	r6, PTCMD	ldr	r7, [r6]	orr	r7, r7, $0x01	str	r7, [r6]	/* Check for Transition Complete(PTSTAT) */checkStatClkEn2:	ldr	r6, PTSTAT	ldr	r7, [r6]	ands	r7, r7, $0x01	bne	checkStatClkEn2	/* Check for DDR2 Controller Enable Completion */checkDDRStatClkEn2:	ldr	r6, MDSTAT_DDR2	ldr	r7, [r6]	and	r7, r7, $0x1f	cmp	r7, $0x03	bne	checkDDRStatClkEn2	/*  DDR Writes and Reads */	ldr	r6, CFGTEST	mov	r3, $0x01	str	r3, [r6]	/*------------------------------------------------------*	 * System PLL Initialization				*	 *------------------------------------------------------*/	/* Select the Clock Mode Depending on the Value written in the Boot Table by the run script */	mov	r2, $0	ldr	r6, PLL1_CTL	ldr	r7, PLL_CLKSRC_MASK	ldr	r8, [r6]	and	r8, r8, r7	mov	r9, r2, lsl $8	orr	r8, r8, r9	str	r8, [r6]	/* Select the PLLEN source */	ldr	r7, PLL_ENSRC_MASK	and	r8, r8, r7	str	r8, [r6]	/* Bypass the PLL */	ldr	r7, PLL_BYPASS_MASK	and	r8, r8, r7	str	r8, [r6]	/* Wait for few cycles to allow PLLEN Mux switch properly to bypass Clock */	mov	r10, $0x20WaitLoop:	subs	r10, r10, $1	bne	WaitLoop	/* Reset the PLL */	ldr	r7, PLL_RESET_MASK	and	r8, r8, r7	str	r8, [r6]	/* Disable the PLL */	orr	r8, r8, $0x10	str	r8, [r6]	/* Power up the PLL */	ldr	r7, PLL_PWRUP_MASK	and	r8, r8, r7	str	r8, [r6]	/* Enable the PLL from Disable Mode */	ldr	r7, PLL_DISABLE_ENABLE_MASK	and	r8, r8, r7	str	r8, [r6]	/* Program the PLL Multiplier */	ldr	r6, PLL1_PLLM	mov	r3, $0x15	/* For 594MHz */	str	r3, [r6]	/* Wait for PLL to Reset Properly */	mov	r10, $0xffResetLoop:	subs	r10, r10, $1	bne	ResetLoop	/* Bring PLL out of Reset */	ldr	r6, PLL1_CTL	orr	r8, r8, $0x08	str	r8, [r6]	/* Wait for PLL to Lock */	ldr	r10, PLL_LOCK_COUNTPLL1Lock:	subs	r10, r10, $1	bne	PLL1Lock	/* Enable the PLL */	orr	r8, r8, $0x01	str	r8, [r6]	nop	nop	nop	nop	/*------------------------------------------------------*	 * AEMIF configuration for NOR Flash (double check)     *	 *------------------------------------------------------*/	ldr	r0, _PINMUX0	ldr	r1, _DEV_SETTING	str	r1, [r0]	ldr	r0, WAITCFG	ldr	r1, WAITCFG_VAL	ldr	r2, [r0]	orr	r2, r2, r1	str	r2, [r0]	ldr	r0, ACFG3	ldr	r1, ACFG3_VAL	ldr	r2, [r0]	and	r1, r2, r1	str	r1, [r0]	ldr	r0, ACFG4	ldr	r1, ACFG4_VAL	ldr	r2, [r0]	and	r1, r2, r1	str	r1, [r0]	ldr	r0, ACFG5	ldr	r1, ACFG5_VAL	ldr	r2, [r0]	and	r1, r2, r1	str	r1, [r0]	/*--------------------------------------*	 * VTP manual Calibration               *	 *--------------------------------------*/	ldr	r0, VTPIOCR	ldr	r1, VTP_MMR0	str	r1, [r0]	ldr	r0, VTPIOCR	ldr	r1, VTP_MMR1	str	r1, [r0]	/* Wait for 33 VTP CLK cycles.  VRP operates at 27 MHz */	ldr	r10, VTP_LOCK_COUNTVTPLock:	subs	r10, r10, $1	bne	VTPLock	ldr	r6, DFT_ENABLE	mov	r10, $0x01	str	r10, [r6]	ldr	r6, DDRVTPR	ldr	r7, [r6]	and	r7, r7, $0x1f	and	r8, r7, $0x3e0	orr	r8, r7, r8	ldr	r7, VTP_RECAL	orr	r8, r7, r8	ldr	r7, VTP_EN	orr	r8, r7, r8	str	r8, [r0]	/* Wait for 33 VTP CLK cycles.  VRP operates at 27 MHz */	ldr	r10, VTP_LOCK_COUNTVTP1Lock:	subs	r10, r10, $1	bne	VTP1Lock	ldr	r1, [r0]	ldr	r2, VTP_MASK	and	r2, r1, r2	str	r2, [r0]	ldr	r6, DFT_ENABLE	mov	r10, $0	str	r10, [r6]	/*	 * Call board-specific lowlevel init. 	 * That MUST be present and THAT returns	 * back to arch calling code with "mov pc, lr."	 */	b	dv_board_init.ltorg_PINMUX0:	.word	0x01c40000		/* Device Configuration Registers */_PINMUX1:	.word	0x01c40004		/* Device Configuration Registers */_DEV_SETTING:	.word	0x00000c1fWAITCFG:	.word	0x01e00004WAITCFG_VAL:	.word	0ACFG3:	.word	0x01e00014ACFG3_VAL:	.word	0x3ffffffdACFG4:	.word	0x01e00018ACFG4_VAL:	.word	0x3ffffffdACFG5:	.word	0x01e0001cACFG5_VAL:	.word	0x3ffffffdMDCTL_DDR2:	.word	0x01c41a34MDSTAT_DDR2:	.word	0x01c41834PTCMD:	.word	0x01c41120PTSTAT:	.word	0x01c41128EINT_ENABLE0:	.word	0x01c48018EINT_ENABLE1:	.word	0x01c4801cPSC_FLAG_CLEAR:	.word	0xffffffe0PSC_GEM_FLAG_CLEAR:	.word	0xfffffeff/* DDR2 MMR & CONFIGURATION VALUES, 162 MHZ clock */DDRCTL:	.word	0x200000e4DDRCTL_VAL:	.word	0x50006405SDREF:	.word	0x2000000cSDREF_VAL:	.word	0x000005c3SDCFG:	.word	0x20000008SDCFG_VAL:#ifdef	DDR_4BANKS	.word	0x00178622#elif defined DDR_8BANKS	.word	0x00178632#else#error "Unknown DDR configuration!!!"#endifSDTIM0:	.word	0x20000010SDTIM0_VAL_162MHz:	.word	0x28923211SDTIM1:	.word	0x20000014SDTIM1_VAL_162MHz:	.word	0x0016c722VTPIOCR:	.word	0x200000f0	/* VTP IO Control register */DDRVTPR:	.word	0x01c42030	/* DDR VPTR MMR */VTP_MMR0:	.word	0x201fVTP_MMR1:	.word	0xa01fDFT_ENABLE:	.word	0x01c4004cVTP_LOCK_COUNT:	.word	0x5b0VTP_MASK:	.word	0xffffdfffVTP_RECAL:	.word	0x40000VTP_EN:	.word	0x02000CFGTEST:	.word	0x80010000MASK_VAL:	.word	0x00000fff/* GEM Power Up & LPSC Control Register */MDCTL_GEM:	.word	0x01c41a9cMDSTAT_GEM:	.word	0x01c4189c/* For WDT reset chip bug */P1394:	.word	0x01c41a20PLL_CLKSRC_MASK:	.word	0xfffffeff	/* Mask the Clock Mode bit */PLL_ENSRC_MASK:	.word	0xffffffdf	/* Select the PLLEN source */PLL_BYPASS_MASK:	.word	0xfffffffe	/* Put the PLL in BYPASS */PLL_RESET_MASK:	.word	0xfffffff7	/* Put the PLL in Reset Mode */PLL_PWRUP_MASK:	.word	0xfffffffd	/* PLL Power up Mask Bit  */PLL_DISABLE_ENABLE_MASK:	.word	0xffffffef	/* Enable the PLL from Disable */PLL_LOCK_COUNT:	.word	0x2000/* PLL1-SYSTEM PLL MMRs */PLL1_CTL:	.word	0x01c40900PLL1_PLLM:	.word	0x01c40910/* PLL2-SYSTEM PLL MMRs */PLL2_CTL:	.word	0x01c40d00PLL2_PLLM:	.word	0x01c40d10PLL2_DIV1:	.word	0x01c40d18PLL2_DIV2:	.word	0x01c40d1cPLL2_PLLCMD:	.word	0x01c40d38PLL2_PLLSTAT:	.word	0x01c40d3cPLL2_DIV_MASK:	.word	0xffff7fffMMARG_BRF0:	.word	0x01c42010	/* BRF margin mode 0 (R/W)*/MMARG_BRF0_VAL:	.word	0x00444400DDR2_START_ADDR:	.word	0x80000000DUMMY_VAL:	.word	0xa55aa55a

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产在线精品一区二区夜色| 国产欧美一区二区精品忘忧草| 国产精品一区在线| 久久精品国产精品亚洲精品| 蜜桃久久久久久| 美女视频一区二区三区| 蜜桃一区二区三区在线| 精品一区二区三区香蕉蜜桃| 日韩精品福利网| 日韩激情视频在线观看| 日本伊人精品一区二区三区观看方式| 日本不卡一区二区| 狠狠色丁香九九婷婷综合五月| 激情文学综合插| 成人国产电影网| 色妹子一区二区| 欧美日韩国产另类不卡| 欧美一级日韩一级| 国产日韩精品一区二区三区 | 亚洲精品国产无套在线观 | 欧美精品 国产精品| 91精品国产综合久久小美女| 日韩欧美亚洲国产精品字幕久久久 | 亚洲综合在线免费观看| 午夜伊人狠狠久久| 狠狠色伊人亚洲综合成人| www.欧美色图| 欧美老女人在线| 中文字幕免费一区| 亚洲国产综合在线| 国产高清亚洲一区| 色一情一伦一子一伦一区| 欧美一区二区三区四区视频| 日韩欧美一区电影| 亚洲三级理论片| 毛片一区二区三区| 色综合久久天天| 久久亚洲一级片| 亚洲成年人网站在线观看| 国产成人在线观看| 欧美日本国产一区| 1024国产精品| 美国精品在线观看| 欧美三级电影网| 国产精品久久免费看| 美女视频一区二区三区| 91精品办公室少妇高潮对白| 欧美α欧美αv大片| 一区二区激情视频| 成人免费毛片片v| 欧美成人综合网站| 午夜精品福利一区二区蜜股av| 国产成人av电影| 日韩一区二区三区免费看| 亚洲乱码国产乱码精品精小说| 久久国产婷婷国产香蕉| 日本国产一区二区| 国产精品二区一区二区aⅴ污介绍| 午夜免费欧美电影| 97精品国产97久久久久久久久久久久 | 99久久99精品久久久久久 | 91在线视频在线| 久久久久久久久伊人| 日韩国产精品大片| 欧美性猛片xxxx免费看久爱| 亚洲色图都市小说| 色综合中文字幕| 国产精品久久久久久户外露出| 国产一二三精品| 日韩视频在线观看一区二区| 日本伊人色综合网| 91精品国产综合久久久久| 五月婷婷久久丁香| 91精品国产欧美一区二区18 | 亚洲黄色小视频| 91色视频在线| 一区二区三区美女| 99国产麻豆精品| 一区二区三区在线观看国产| 菠萝蜜视频在线观看一区| 国产精品美日韩| 色999日韩国产欧美一区二区| 国产精品美女久久久久久久久| 国产精品伊人色| 国产精品理论片| 972aa.com艺术欧美| 亚洲一区免费观看| 欧美一区二区三区视频在线观看| 日本一道高清亚洲日美韩| 日韩欧美自拍偷拍| 国产一区二区在线视频| 国产日韩欧美不卡在线| 99re热这里只有精品免费视频| 亚洲精品视频在线观看网站| 在线观看成人免费视频| 亚洲成人av一区二区三区| 在线成人免费视频| 国内精品第一页| 1000部国产精品成人观看| 91一区二区在线| 日韩电影在线观看电影| 精品美女一区二区| 成人高清视频在线观看| 亚洲高清三级视频| 亚洲精品一区二区三区99| 懂色av中文字幕一区二区三区| 自拍偷在线精品自拍偷无码专区| 欧美日韩精品专区| 国产在线不卡一卡二卡三卡四卡| 国产精品久久久久7777按摩 | 看电视剧不卡顿的网站| 中文字幕精品一区二区三区精品| 99久久婷婷国产综合精品| 亚洲成人一区二区| 久久久久久久综合色一本| 欧美亚洲国产一卡| 国产成人aaa| 美脚の诱脚舐め脚责91| 亚洲日本在线看| 久久久一区二区| 欧美日韩一本到| 成人av小说网| 美女网站色91| 亚洲一级二级三级| 欧美国产乱子伦| 精品国免费一区二区三区| 91高清视频在线| 成人性色生活片免费看爆迷你毛片| 亚洲国产日韩一级| 亚洲精品一卡二卡| 欧美经典一区二区| 日韩精品一区二区三区在线| 91官网在线观看| av毛片久久久久**hd| 国产精品一级黄| 久热成人在线视频| 日韩成人一区二区三区在线观看| 中文字幕在线观看不卡| 久久一夜天堂av一区二区三区| 欧美日韩综合一区| 色婷婷激情久久| 97久久精品人人做人人爽 | 日产国产高清一区二区三区| 亚洲人123区| 亚洲欧美日韩小说| 亚洲日本在线看| 亚洲情趣在线观看| 亚洲激情校园春色| 亚洲免费毛片网站| 亚洲精品自拍动漫在线| 亚洲综合精品久久| 亚洲图片欧美色图| 日本伊人精品一区二区三区观看方式| 一区二区三区免费看视频| 1000精品久久久久久久久| 亚洲色图视频免费播放| 亚洲精品综合在线| 亚洲3atv精品一区二区三区| 亚洲妇熟xx妇色黄| 日本不卡视频一二三区| 国产超碰在线一区| 成人一区二区三区在线观看| 不卡的av在线| 日本乱人伦aⅴ精品| 精品1区2区3区| 日韩一卡二卡三卡国产欧美| 日韩欧美一区二区视频| 国产亚洲一区二区在线观看| 久久精品一区八戒影视| 国产精品成人一区二区艾草| 亚洲精品亚洲人成人网在线播放| 亚洲午夜在线观看视频在线| 日韩有码一区二区三区| 激情久久久久久久久久久久久久久久| 经典三级在线一区| 国产91清纯白嫩初高中在线观看| 波波电影院一区二区三区| 色噜噜久久综合| 日韩欧美色综合| 欧美国产日韩亚洲一区| 亚洲一二三专区| 国产综合色在线视频区| 色综合中文字幕国产 | 国产精品毛片久久久久久久| 亚洲人午夜精品天堂一二香蕉| 亚洲精品一卡二卡| 麻豆成人在线观看| 成人午夜激情片| 欧美一区二区三区日韩| 国产精品你懂的在线欣赏| 亚洲福利视频三区| 成人永久aaa| 91精品福利在线一区二区三区| 国产欧美视频一区二区| 亚洲一区二区三区四区中文字幕| 日本不卡一区二区| 91色porny在线视频| 精品欧美一区二区在线观看| 亚洲日本va午夜在线电影| 麻豆久久久久久久|