亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? ixqmgraqmif.c

?? u-boot1.3.0的原碼,從配了網絡驅動和FLASH的驅動,并該用ESC竟如
?? C
?? 第 1 頁 / 共 2 頁
字號:
/*  * @file:    IxQMgrAqmIf.c * * @author Intel Corporation * @date     30-Oct-2001 * * @brief    This component provides a set of functions for * perfoming I/O on the AQM hardware. *  * Design Notes:  *              These functions are intended to be as fast as possible * and as a result perform NO PARAMETER CHECKING. * *  * @par * IXP400 SW Release version 2.0 *  * -- Copyright Notice -- *  * @par * Copyright 2001-2005, Intel Corporation. * All rights reserved. *  * @par * Redistribution and use in source and binary forms, with or without * modification, are permitted provided that the following conditions * are met: * 1. Redistributions of source code must retain the above copyright *    notice, this list of conditions and the following disclaimer. * 2. Redistributions in binary form must reproduce the above copyright *    notice, this list of conditions and the following disclaimer in the *    documentation and/or other materials provided with the distribution. * 3. Neither the name of the Intel Corporation nor the names of its contributors *    may be used to endorse or promote products derived from this software *    without specific prior written permission. *  * @par * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS ``AS IS'' * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE * ARE DISCLAIMED.  IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF * SUCH DAMAGE. *  * @par * -- End of Copyright Notice --*//* * Inlines are compiled as function when this is defined. * N.B. Must be placed before #include of "IxQMgrAqmIf_p.h */#ifndef IXQMGRAQMIF_P_H#    define IXQMGRAQMIF_C#else#    error#endif/* * User defined include files. */#include "IxOsal.h"#include "IxQMgr.h"#include "IxQMgrAqmIf_p.h"#include "IxQMgrLog_p.h"/* * #defines and macros used in this file. *//* These defines are the bit offsets of the various fields of * the queue configuration register */#define IX_QMGR_Q_CONFIG_WRPTR_OFFSET       0x00#define IX_QMGR_Q_CONFIG_RDPTR_OFFSET       0x07#define IX_QMGR_Q_CONFIG_BADDR_OFFSET       0x0E#define IX_QMGR_Q_CONFIG_ESIZE_OFFSET       0x16#define IX_QMGR_Q_CONFIG_BSIZE_OFFSET       0x18#define IX_QMGR_Q_CONFIG_NE_OFFSET          0x1A#define IX_QMGR_Q_CONFIG_NF_OFFSET          0x1D#define IX_QMGR_BASE_ADDR_16_WORD_ALIGN     0x40#define IX_QMGR_BASE_ADDR_16_WORD_SHIFT     0x6#define IX_QMGR_NE_NF_CLEAR_MASK            0x03FFFFFF#define IX_QMGR_NE_MASK                     0x7#define IX_QMGR_NF_MASK                     0x7#define IX_QMGR_SIZE_MASK                   0x3#define IX_QMGR_ENTRY_SIZE_MASK             0x3#define IX_QMGR_BADDR_MASK                  0x003FC000#define IX_QMGR_RDPTR_MASK                  0x7F#define IX_QMGR_WRPTR_MASK                  0x7F#define IX_QMGR_RDWRPTR_MASK                0x00003FFF#define IX_QMGR_AQM_ADDRESS_SPACE_SIZE_IN_WORDS 0x1000/* Base address of AQM SRAM */#define IX_QMGR_AQM_SRAM_BASE_ADDRESS_OFFSET \((IX_QMGR_QUECONFIG_BASE_OFFSET) + (IX_QMGR_QUECONFIG_SIZE))/* Min buffer size used for generating buffer size in QUECONFIG */#define IX_QMGR_MIN_BUFFER_SIZE 16/* Reset values of QMgr hardware registers */#define IX_QMGR_QUELOWSTAT_RESET_VALUE    0x33333333#define IX_QMGR_QUEUOSTAT_RESET_VALUE     0x00000000#define IX_QMGR_QUEUPPSTAT0_RESET_VALUE   0xFFFFFFFF#define IX_QMGR_QUEUPPSTAT1_RESET_VALUE   0x00000000#define IX_QMGR_INT0SRCSELREG_RESET_VALUE 0x00000000#define IX_QMGR_QUEIEREG_RESET_VALUE      0x00000000#define IX_QMGR_QINTREG_RESET_VALUE       0xFFFFFFFF#define IX_QMGR_QUECONFIG_RESET_VALUE     0x00000000#define IX_QMGR_PHYSICAL_AQM_BASE_ADDRESS IX_OSAL_IXP400_QMGR_PHYS_BASE#define IX_QMGR_QUELOWSTAT_BITS_PER_Q (BITS_PER_WORD/IX_QMGR_QUELOWSTAT_NUM_QUE_PER_WORD)#define IX_QMGR_QUELOWSTAT_QID_MASK 0x7#define IX_QMGR_Q_CONFIG_ADDR_GET(qId)\        (((qId) * IX_QMGR_NUM_BYTES_PER_WORD) +\                  IX_QMGR_QUECONFIG_BASE_OFFSET)#define IX_QMGR_ENTRY1_OFFSET 0#define IX_QMGR_ENTRY2_OFFSET 1#define IX_QMGR_ENTRY4_OFFSET 3/* * Variable declarations global to this file. Externs are followed by * statics. */UINT32 aqmBaseAddress = 0;/* Store addresses and bit-masks for certain queue access and status registers. * This is to facilitate inlining of QRead, QWrite and QStatusGet functions * in IxQMgr,h */extern IxQMgrQInlinedReadWriteInfo ixQMgrQInlinedReadWriteInfo[];UINT32 * ixQMgrAqmIfQueAccRegAddr[IX_QMGR_MAX_NUM_QUEUES];UINT32 ixQMgrAqmIfQueLowStatRegAddr[IX_QMGR_MIN_QUEUPP_QID];UINT32 ixQMgrAqmIfQueLowStatBitsOffset[IX_QMGR_MIN_QUEUPP_QID];UINT32 ixQMgrAqmIfQueLowStatBitsMask;UINT32 ixQMgrAqmIfQueUppStat0RegAddr;UINT32 ixQMgrAqmIfQueUppStat1RegAddr;UINT32 ixQMgrAqmIfQueUppStat0BitMask[IX_QMGR_MIN_QUEUPP_QID];UINT32 ixQMgrAqmIfQueUppStat1BitMask[IX_QMGR_MIN_QUEUPP_QID];/*  * Fast mutexes, one for each queue, used to protect peek & poke functions */IxOsalFastMutex ixQMgrAqmIfPeekPokeFastMutex[IX_QMGR_MAX_NUM_QUEUES];/* * Function prototypes */PRIVATE unsignedwatermarkToAqmWatermark (IxQMgrWMLevel watermark );PRIVATE unsignedentrySizeToAqmEntrySize (IxQMgrQEntrySizeInWords entrySize);PRIVATE unsignedbufferSizeToAqmBufferSize (unsigned bufferSizeInWords);PRIVATE voidixQMgrAqmIfRegistersReset (void);PRIVATE voidixQMgrAqmIfEntryAddressGet (unsigned int entryIndex,			    UINT32 configRegWord,			    unsigned int qEntrySizeInwords,			    unsigned int qSizeInWords,			    UINT32 **address);/* * Function definitions */voidixQMgrAqmIfInit (void){    UINT32 aqmVirtualAddr;    int i;    /* The value of aqmBaseAddress depends on the logical address     * assigned by the MMU.     */    aqmVirtualAddr =	(UINT32) IX_OSAL_MEM_MAP(IX_QMGR_PHYSICAL_AQM_BASE_ADDRESS,				    IX_OSAL_IXP400_QMGR_MAP_SIZE);    IX_OSAL_ASSERT (aqmVirtualAddr);        ixQMgrAqmIfBaseAddressSet (aqmVirtualAddr);    ixQMgrAqmIfRegistersReset ();    for (i = 0; i< IX_QMGR_MAX_NUM_QUEUES; i++)    {	ixOsalFastMutexInit(&ixQMgrAqmIfPeekPokeFastMutex[i]);	/********************************************************************	 * Register addresses and bit masks are calculated and stored here to	 * facilitate inlining of QRead, QWrite and QStatusGet functions in	 * IxQMgr.h.	 * These calculations are normally performed dynamically in inlined	 * functions in IxQMgrAqmIf_p.h, and their semantics are reused here.	 */	/* AQM Queue access reg addresses, per queue */   	ixQMgrAqmIfQueAccRegAddr[i] = 	    (UINT32 *)(aqmBaseAddress + IX_QMGR_Q_ACCESS_ADDR_GET(i));	ixQMgrQInlinedReadWriteInfo[i].qAccRegAddr = 	    (volatile UINT32 *)(aqmBaseAddress + IX_QMGR_Q_ACCESS_ADDR_GET(i));	ixQMgrQInlinedReadWriteInfo[i].qConfigRegAddr = 	    (volatile UINT32 *)(aqmBaseAddress + IX_QMGR_Q_CONFIG_ADDR_GET(i));	/* AQM Queue lower-group (0-31), only */	if (i < IX_QMGR_MIN_QUEUPP_QID)	{	    /* AQM Q underflow/overflow status register addresses, per queue */	    ixQMgrQInlinedReadWriteInfo[i].qUOStatRegAddr = 		(volatile UINT32 *)(aqmBaseAddress +		IX_QMGR_QUEUOSTAT0_OFFSET +		((i / IX_QMGR_QUEUOSTAT_NUM_QUE_PER_WORD) *		 IX_QMGR_NUM_BYTES_PER_WORD));	    /* AQM Q underflow status bit masks for status register per queue */	    ixQMgrQInlinedReadWriteInfo[i].qUflowStatBitMask = 		(IX_QMGR_UNDERFLOW_BIT_OFFSET + 1) <<		((i & (IX_QMGR_QUEUOSTAT_NUM_QUE_PER_WORD - 1)) *		 (BITS_PER_WORD / IX_QMGR_QUEUOSTAT_NUM_QUE_PER_WORD));	    /* AQM Q overflow status bit masks for status register, per queue */	    ixQMgrQInlinedReadWriteInfo[i].qOflowStatBitMask = 		(IX_QMGR_OVERFLOW_BIT_OFFSET + 1) <<		((i & (IX_QMGR_QUEUOSTAT_NUM_QUE_PER_WORD - 1)) *		 (BITS_PER_WORD / IX_QMGR_QUEUOSTAT_NUM_QUE_PER_WORD));	    /* AQM Q lower-group (0-31) status register addresses, per queue */	    ixQMgrAqmIfQueLowStatRegAddr[i] = aqmBaseAddress +		IX_QMGR_QUELOWSTAT0_OFFSET +		((i / IX_QMGR_QUELOWSTAT_NUM_QUE_PER_WORD) *		 IX_QMGR_NUM_BYTES_PER_WORD);	    /* AQM Q lower-group (0-31) status register bit offset */	    ixQMgrAqmIfQueLowStatBitsOffset[i] =		(i & (IX_QMGR_QUELOWSTAT_NUM_QUE_PER_WORD - 1)) * 		(BITS_PER_WORD / IX_QMGR_QUELOWSTAT_NUM_QUE_PER_WORD);	}	else /* AQM Q upper-group (32-63), only */	{	    /* AQM Q upper-group (32-63) Nearly Empty status reg bit masks */	    ixQMgrAqmIfQueUppStat0BitMask[i - IX_QMGR_MIN_QUEUPP_QID] =		(1 << (i - IX_QMGR_MIN_QUEUPP_QID));	    /* AQM Q upper-group (32-63) Full status register bit masks */	    ixQMgrAqmIfQueUppStat1BitMask[i - IX_QMGR_MIN_QUEUPP_QID] =		(1 << (i - IX_QMGR_MIN_QUEUPP_QID));	}    }    /* AQM Q lower-group (0-31) status register bit mask */    ixQMgrAqmIfQueLowStatBitsMask = (1 <<				    (BITS_PER_WORD /				     IX_QMGR_QUELOWSTAT_NUM_QUE_PER_WORD)) - 1;    /* AQM Q upper-group (32-63) Nearly Empty status register address */    ixQMgrAqmIfQueUppStat0RegAddr = aqmBaseAddress + IX_QMGR_QUEUPPSTAT0_OFFSET;        /* AQM Q upper-group (32-63) Full status register address */    ixQMgrAqmIfQueUppStat1RegAddr = aqmBaseAddress + IX_QMGR_QUEUPPSTAT1_OFFSET;}/* * Uninitialise the AqmIf module by unmapping memory, etc */voidixQMgrAqmIfUninit (void){    UINT32 virtAddr;    ixQMgrAqmIfBaseAddressGet (&virtAddr);    IX_OSAL_MEM_UNMAP (virtAddr);    ixQMgrAqmIfBaseAddressSet (0);}/* * Set the the logical base address of AQM */voidixQMgrAqmIfBaseAddressSet (UINT32 address){    aqmBaseAddress = address;}/* * Get the logical base address of AQM */voidixQMgrAqmIfBaseAddressGet (UINT32 *address){    *address = aqmBaseAddress;}/* * Get the logical base address of AQM SRAM */voidixQMgrAqmIfSramBaseAddressGet (UINT32 *address){    *address = aqmBaseAddress                +	IX_QMGR_AQM_SRAM_BASE_ADDRESS_OFFSET;}/* * This function will write the status bits of a queue * specified by qId. */voidixQMgrAqmIfQRegisterBitsWrite (IxQMgrQId qId, 			       UINT32 registerBaseAddrOffset,			       unsigned queuesPerRegWord,			       UINT32 value){    volatile UINT32 *registerAddress;    UINT32 registerWord;    UINT32 statusBitsMask;    UINT32 bitsPerQueue;    bitsPerQueue = BITS_PER_WORD / queuesPerRegWord;    /*     * Calculate the registerAddress     * multiple queues split accross registers     */    registerAddress = (UINT32*)(aqmBaseAddress +				registerBaseAddrOffset +				((qId / queuesPerRegWord) *				 IX_QMGR_NUM_BYTES_PER_WORD));        /* Read the current data */    ixQMgrAqmIfWordRead (registerAddress, &registerWord);    if( (registerBaseAddrOffset == IX_QMGR_INT0SRCSELREG0_OFFSET) &&        (qId == IX_QMGR_QUEUE_0) )    {      statusBitsMask = 0x7 ;         /* Queue 0 at INT0SRCSELREG should not corrupt the value bit-3  */      value &=  0x7 ;            }    else    {           /* Calculate the mask for the status bits for this queue. */      statusBitsMask = ((1 << bitsPerQueue) - 1);      statusBitsMask <<= ((qId & (queuesPerRegWord - 1)) * bitsPerQueue);      /* Mask out bits in value that would overwrite other q data */      value <<= ((qId & (queuesPerRegWord - 1)) * bitsPerQueue);      value &= statusBitsMask;    }    /* Mask out bits to write to */    registerWord &= ~statusBitsMask;        /* Set the write bits */    registerWord |= value;    /*     * Write the data     */    ixQMgrAqmIfWordWrite (registerAddress, registerWord);}/* * This function generates the parameters that can be used to * check if a Qs status matches the specified source select. * It calculates which status word to check (statusWordOffset), * the value to check the status against (checkValue) and the * mask (mask) to mask out all but the bits to check in the status word. */voidixQMgrAqmIfQStatusCheckValsCalc (IxQMgrQId qId,				 IxQMgrSourceId srcSel,				 unsigned int *statusWordOffset,				 UINT32 *checkValue,				 UINT32 *mask){    UINT32 shiftVal;       if (qId < IX_QMGR_MIN_QUEUPP_QID)    {	switch (srcSel)	{	    case IX_QMGR_Q_SOURCE_ID_E:		*checkValue = IX_QMGR_Q_STATUS_E_BIT_MASK;		*mask = IX_QMGR_Q_STATUS_E_BIT_MASK;		break;	    case IX_QMGR_Q_SOURCE_ID_NE:		*checkValue = IX_QMGR_Q_STATUS_NE_BIT_MASK;		*mask = IX_QMGR_Q_STATUS_NE_BIT_MASK;		break;	    case IX_QMGR_Q_SOURCE_ID_NF:		*checkValue = IX_QMGR_Q_STATUS_NF_BIT_MASK;		*mask = IX_QMGR_Q_STATUS_NF_BIT_MASK;		break;	    case IX_QMGR_Q_SOURCE_ID_F:		*checkValue = IX_QMGR_Q_STATUS_F_BIT_MASK;		*mask = IX_QMGR_Q_STATUS_F_BIT_MASK;		break;	    case IX_QMGR_Q_SOURCE_ID_NOT_E:		*checkValue = 0;		*mask = IX_QMGR_Q_STATUS_E_BIT_MASK;		break;	    case IX_QMGR_Q_SOURCE_ID_NOT_NE:		*checkValue = 0;		*mask = IX_QMGR_Q_STATUS_NE_BIT_MASK;		break;	    case IX_QMGR_Q_SOURCE_ID_NOT_NF:		*checkValue = 0;		*mask = IX_QMGR_Q_STATUS_NF_BIT_MASK;		break;	    case IX_QMGR_Q_SOURCE_ID_NOT_F:		*checkValue = 0;		*mask = IX_QMGR_Q_STATUS_F_BIT_MASK;		break;	    default:		/* Should never hit */		IX_OSAL_ASSERT(0);		break;	}	/* One nibble of status per queue so need to shift the	 * check value and mask out to the correct position.	 */	shiftVal = (qId % IX_QMGR_QUELOWSTAT_NUM_QUE_PER_WORD) * 	    IX_QMGR_QUELOWSTAT_BITS_PER_Q;	/* Calculate the which status word to check from the qId,	 * 8 Qs status per word	 */	*statusWordOffset = qId / IX_QMGR_QUELOWSTAT_NUM_QUE_PER_WORD;	*checkValue <<= shiftVal;	*mask <<= shiftVal;    }    else    {	/* One status word */	*statusWordOffset = 0;	/* Single bits per queue and int source bit hardwired  NE,	 * Qs start at 32.	 */	*mask = 1 << (qId - IX_QMGR_MIN_QUEUPP_QID);	*checkValue = *mask;    }}voidixQMgrAqmIfQInterruptEnable (IxQMgrQId qId){    volatile UINT32 *registerAddress;    UINT32 registerWord;    UINT32 actualBitOffset;        if (qId < IX_QMGR_MIN_QUEUPP_QID)    {    	registerAddress = (UINT32*)(aqmBaseAddress + IX_QMGR_QUEIEREG0_OFFSET);    }    else    {	registerAddress = (UINT32*)(aqmBaseAddress + IX_QMGR_QUEIEREG1_OFFSET);    }    actualBitOffset = 1 << (qId % IX_QMGR_MIN_QUEUPP_QID);

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产丶欧美丶日本不卡视频| 日韩免费电影网站| 欧美一级一级性生活免费录像| 日韩免费高清电影| 亚洲成av人片| 成人av在线播放网址| 欧美成人一级视频| 亚洲不卡av一区二区三区| 本田岬高潮一区二区三区| 2023国产一二三区日本精品2022| 亚洲成人先锋电影| 一本一道久久a久久精品| 欧美国产在线观看| 国产乱子轮精品视频| 欧美丰满少妇xxxxx高潮对白| 亚洲日本在线天堂| 成人av资源在线| 亚洲国产成人一区二区三区| 国产在线观看免费一区| 欧美一区二区视频在线观看2022| 亚洲最大成人网4388xx| 91麻豆精品视频| 亚洲免费视频中文字幕| www.亚洲国产| 亚洲色图丝袜美腿| 色88888久久久久久影院野外| 亚洲欧美经典视频| 欧美自拍偷拍午夜视频| 一区二区三区中文字幕精品精品| 色综合久久中文综合久久97| 亚洲激情图片小说视频| 日本乱码高清不卡字幕| 亚洲一区二区影院| 欧美亚洲高清一区| 香蕉av福利精品导航| 欧美视频在线不卡| 青青草伊人久久| 久久午夜电影网| 国产aⅴ综合色| 亚洲男人的天堂av| 欧美色图12p| 免费观看一级欧美片| 久久免费午夜影院| jlzzjlzz欧美大全| 亚洲成人在线免费| 精品黑人一区二区三区久久| 福利一区福利二区| 亚洲人成亚洲人成在线观看图片 | 国产乱国产乱300精品| 亚洲国产精品黑人久久久| 成人精品高清在线| 亚洲一区二区三区四区的| 日韩精品中文字幕一区二区三区| 国产精品综合网| 亚洲九九爱视频| 日韩一区二区三区免费看| 国产乱码精品一品二品| 亚洲欧美区自拍先锋| 91精品国产福利| 懂色av一区二区三区免费看| 一区二区三区欧美视频| 欧美大度的电影原声| aaa欧美日韩| 三级久久三级久久| 欧美—级在线免费片| 欧美在线观看你懂的| 久久er99热精品一区二区| 亚洲人妖av一区二区| 日韩无一区二区| 91在线云播放| 国产乱人伦精品一区二区在线观看| 综合欧美亚洲日本| 精品国产乱子伦一区| 91久久精品一区二区三区| 精品一二三四区| 亚洲一区二区三区视频在线播放| 欧美刺激脚交jootjob| 色综合色狠狠综合色| 国产一区二区三区黄视频| 一级中文字幕一区二区| 国产日韩欧美电影| 日韩精品中文字幕一区| 欧亚一区二区三区| 不卡的电视剧免费网站有什么| 免费看日韩精品| 亚洲一区二区五区| 中文字幕在线观看一区| 久久久三级国产网站| 欧美高清激情brazzers| 在线一区二区三区| 99久久精品国产一区二区三区| 另类专区欧美蜜桃臀第一页| 亚洲第一福利视频在线| 亚洲人成网站精品片在线观看| 精品99久久久久久| 日韩欧美成人一区| 777a∨成人精品桃花网| 在线观看不卡一区| 色先锋aa成人| 97精品久久久午夜一区二区三区| 国产成人日日夜夜| 国产一二三精品| 极品少妇xxxx精品少妇| 毛片av中文字幕一区二区| 偷拍日韩校园综合在线| 同产精品九九九| 午夜a成v人精品| 亚洲国产日韩av| 亚洲国产日韩一级| 午夜精品一区二区三区电影天堂| 一区二区在线免费| 一区二区三区免费在线观看| 亚洲欧美日韩国产另类专区| 亚洲美女屁股眼交3| 一区二区高清视频在线观看| 亚洲激情图片小说视频| 亚洲va欧美va人人爽| 婷婷成人激情在线网| 日本不卡123| 久久成人免费日本黄色| 国模无码大尺度一区二区三区| 国产资源精品在线观看| 国产91露脸合集magnet| 成人av在线播放网站| 色88888久久久久久影院野外| 欧美三日本三级三级在线播放| 欧美色窝79yyyycom| 日韩一区二区三区精品视频| 久久中文字幕电影| 亚洲欧美在线观看| 亚洲午夜成aⅴ人片| 免费的成人av| 国产成人小视频| 色又黄又爽网站www久久| 欧美日韩国产区一| 精品国产乱码久久久久久影片| 中文一区一区三区高中清不卡| 综合久久久久综合| 日本大胆欧美人术艺术动态| 国产一区二区免费在线| 91美女福利视频| 在线播放亚洲一区| 国产欧美一区二区精品仙草咪 | 色婷婷久久一区二区三区麻豆| 欧美精品乱码久久久久久按摩| 精品久久人人做人人爰| 日韩美女啊v在线免费观看| 性做久久久久久| 国产精品一区二区久激情瑜伽| 色综合网色综合| 日韩欧美电影一区| 亚洲美女少妇撒尿| 国产一区二区三区四| 欧洲精品中文字幕| 国产三级一区二区三区| 亚洲第一av色| 99热这里都是精品| 精品免费日韩av| 一区二区三区电影在线播| 美腿丝袜在线亚洲一区| 91丨九色丨黑人外教| 精品国产91久久久久久久妲己| 亚洲精品成a人| 成人黄色在线看| 日韩女优电影在线观看| 亚洲国产中文字幕在线视频综合| 国产精品一区一区三区| 91麻豆精品国产91久久久久| 国产精品成人一区二区艾草 | 色94色欧美sute亚洲线路二| 久久噜噜亚洲综合| 日韩国产欧美三级| 91影院在线免费观看| 国产亚洲欧美一区在线观看| 日本成人中文字幕| 欧美日韩情趣电影| 亚洲综合色噜噜狠狠| 91丨九色丨蝌蚪丨老版| 国产精品欧美极品| 国产黄色91视频| www激情久久| 久久精品999| 欧美一区二区精品在线| 日韩中文字幕区一区有砖一区 | 婷婷开心久久网| 欧美性做爰猛烈叫床潮| 亚洲久本草在线中文字幕| 成人久久久精品乱码一区二区三区| 精品毛片乱码1区2区3区| 免费在线观看精品| 69堂国产成人免费视频| 无码av免费一区二区三区试看 | 亚洲精品免费在线| 一本到不卡免费一区二区| 亚洲日本韩国一区| 色8久久精品久久久久久蜜| 亚洲美女精品一区| 91福利在线观看| 亚洲福利一区二区| 911精品产国品一二三产区|