亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? cpci405.c

?? u-boot1.3.0的原碼,從配了網絡驅動和FLASH的驅動,并該用ESC竟如
?? C
?? 第 1 頁 / 共 2 頁
字號:
/* * (C) Copyright 2001-2003 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com * * See file CREDITS for list of people who contributed to this * project. * * This program is free software; you can redistribute it and/or * modify it under the terms of the GNU General Public License as * published by the Free Software Foundation; either version 2 of * the License, or (at your option) any later version. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the * GNU General Public License for more details. * * You should have received a copy of the GNU General Public License * along with this program; if not, write to the Free Software * Foundation, Inc., 59 Temple Place, Suite 330, Boston, * MA 02111-1307 USA */#include <common.h>#include <asm/processor.h>#include <asm/io.h>#include <command.h>#include <malloc.h>#include <net.h>#include <pci.h>DECLARE_GLOBAL_DATA_PTR;extern int do_reset (cmd_tbl_t *cmdtp, int flag, int argc, char *argv[]);	/*cmd_boot.c*/#if 0#define FPGA_DEBUG#endif/* fpga configuration data - generated by bin2cc */const unsigned char fpgadata[] ={#ifdef CONFIG_CPCI405_VER2# ifdef CONFIG_CPCI405AB#  include "fpgadata_cpci405ab.c"# else#  include "fpgadata_cpci4052.c"# endif#else# include "fpgadata_cpci405.c"#endif};/* * include common fpga code (for esd boards) */#include "../common/fpga.c"#include "../common/auto_update.h"#ifdef CONFIG_CPCI405ABau_image_t au_image[] = {	{"cpci405ab/preinst.img", 0, -1, AU_SCRIPT},	{"cpci405ab/pImage", 0xffc00000, 0x000c0000, AU_NOR},	{"cpci405ab/pImage.initrd", 0xffcc0000, 0x00300000, AU_NOR},	{"cpci405ab/u-boot.img", 0xfffc0000, 0x00040000, AU_FIRMWARE},	{"cpci405ab/postinst.img", 0, 0, AU_SCRIPT},};#else#ifdef CONFIG_CPCI405_VER2au_image_t au_image[] = {	{"cpci4052/preinst.img", 0, -1, AU_SCRIPT},	{"cpci4052/pImage", 0xffc00000, 0x000c0000, AU_NOR},	{"cpci4052/pImage.initrd", 0xffcc0000, 0x00300000, AU_NOR},	{"cpci4052/u-boot.img", 0xfffc0000, 0x00040000, AU_FIRMWARE},	{"cpci4052/postinst.img", 0, 0, AU_SCRIPT},};#elseau_image_t au_image[] = {	{"cpci405/preinst.img", 0, -1, AU_SCRIPT},	{"cpci405/pImage", 0xffc00000, 0x000c0000, AU_NOR},	{"cpci405/pImage.initrd", 0xffcc0000, 0x00310000, AU_NOR},	{"cpci405/u-boot.img", 0xfffd0000, 0x00030000, AU_FIRMWARE},	{"cpci405/postinst.img", 0, 0, AU_SCRIPT},};#endif#endifint N_AU_IMAGES = (sizeof(au_image) / sizeof(au_image[0]));/* Prototypes */int cpci405_version(void);int gunzip(void *, int, unsigned char *, unsigned long *);void lxt971_no_sleep(void);int board_early_init_f (void){#ifndef CONFIG_CPCI405_VER2	int index, len, i;	int status;#endif#ifdef FPGA_DEBUG	/* set up serial port with default baudrate */	(void) get_clocks ();	gd->baudrate = CONFIG_BAUDRATE;	serial_init ();	console_init_f();#endif	/*	 * First pull fpga-prg pin low, to disable fpga logic (on version 2 board)	 */	out32(GPIO0_ODR, 0x00000000);	     /* no open drain pins	*/	out32(GPIO0_TCR, CFG_FPGA_PRG);      /* setup for output	*/	out32(GPIO0_OR,  CFG_FPGA_PRG);      /* set output pins to high */	out32(GPIO0_OR, 0);		     /* pull prg low		*/	/*	 * Boot onboard FPGA	 */#ifndef CONFIG_CPCI405_VER2	if (cpci405_version() == 1) {		status = fpga_boot((unsigned char *)fpgadata, sizeof(fpgadata));		if (status != 0) {			/* booting FPGA failed */#ifndef FPGA_DEBUG			/* set up serial port with default baudrate */			(void) get_clocks ();			gd->baudrate = CONFIG_BAUDRATE;			serial_init ();			console_init_f();#endif			printf("\nFPGA: Booting failed ");			switch (status) {			case ERROR_FPGA_PRG_INIT_LOW:				printf("(Timeout: INIT not low after asserting PROGRAM*)\n ");				break;			case ERROR_FPGA_PRG_INIT_HIGH:				printf("(Timeout: INIT not high after deasserting PROGRAM*)\n ");				break;			case ERROR_FPGA_PRG_DONE:				printf("(Timeout: DONE not high after programming FPGA)\n ");				break;			}			/* display infos on fpgaimage */			index = 15;			for (i=0; i<4; i++) {				len = fpgadata[index];				printf("FPGA: %s\n", &(fpgadata[index+1]));				index += len+3;			}			putc ('\n');			/* delayed reboot */			for (i=20; i>0; i--) {				printf("Rebooting in %2d seconds \r",i);				for (index=0;index<1000;index++)					udelay(1000);			}			putc ('\n');			do_reset(NULL, 0, 0, NULL);		}	}#endif /* !CONFIG_CPCI405_VER2 */	/*	 * IRQ 0-15  405GP internally generated; active high; level sensitive	 * IRQ 16    405GP internally generated; active low; level sensitive	 * IRQ 17-24 RESERVED	 * IRQ 25 (EXT IRQ 0) CAN0; active low; level sensitive	 * IRQ 26 (EXT IRQ 1) CAN1 (+FPGA on CPCI4052) ; active low; level sensitive	 * IRQ 27 (EXT IRQ 2) PCI SLOT 0; active low; level sensitive	 * IRQ 28 (EXT IRQ 3) PCI SLOT 1; active low; level sensitive	 * IRQ 29 (EXT IRQ 4) PCI SLOT 2; active low; level sensitive	 * IRQ 30 (EXT IRQ 5) PCI SLOT 3; active low; level sensitive	 * IRQ 31 (EXT IRQ 6) COMPACT FLASH; active high; level sensitive	 */	mtdcr(uicsr, 0xFFFFFFFF);	/* clear all ints */	mtdcr(uicer, 0x00000000);	/* disable all ints */	mtdcr(uiccr, 0x00000000);	/* set all to be non-critical*/#ifdef CONFIG_CPCI405_6U	if (cpci405_version() == 3) {		mtdcr(uicpr, 0xFFFFFF99);	/* set int polarities */	} else {		mtdcr(uicpr, 0xFFFFFF81);	/* set int polarities */	}#else	mtdcr(uicpr, 0xFFFFFF81);	/* set int polarities */#endif	mtdcr(uictr, 0x10000000);	/* set int trigger levels */	mtdcr(uicvcr, 0x00000001);	/* set vect base=0,INT0 highest priority*/	mtdcr(uicsr, 0xFFFFFFFF);	/* clear all ints */	return 0;}/* ------------------------------------------------------------------------- */int ctermm2(void){#ifdef CONFIG_CPCI405_VER2	return 0;			/* no, board is cpci405 */#else	if ((*(unsigned char *)0xf0000400 == 0x00) &&	    (*(unsigned char *)0xf0000401 == 0x01))		return 0;		/* no, board is cpci405 */	else		return -1;		/* yes, board is cterm-m2 */#endif}int cpci405_host(void){	if (mfdcr(strap) & PSR_PCI_ARBIT_EN)		return -1;		/* yes, board is cpci405 host */	else		return 0;		/* no, board is cpci405 adapter */}int cpci405_version(void){	unsigned long cntrl0Reg;	unsigned long value;	/*	 * Setup GPIO pins (CS2/GPIO11 and CS3/GPIO12 as GPIO)	 */	cntrl0Reg = mfdcr(cntrl0);	mtdcr(cntrl0, cntrl0Reg | 0x03000000);	out_be32((void*)GPIO0_ODR, in_be32((void*)GPIO0_ODR) & ~0x00180000);	out_be32((void*)GPIO0_TCR, in_be32((void*)GPIO0_TCR) & ~0x00180000);	udelay(1000);			/* wait some time before reading input */	value = in_be32((void*)GPIO0_IR) & 0x00180000;	     /* get config bits */	/*	 * Restore GPIO settings	 */	mtdcr(cntrl0, cntrl0Reg);	switch (value) {	case 0x00180000:		/* CS2==1 && CS3==1 -> version 1 */		return 1;	case 0x00080000:		/* CS2==0 && CS3==1 -> version 2 */		return 2;	case 0x00100000:		/* CS2==1 && CS3==0 -> version 3 or 6U board */		return 3;	case 0x00000000:		/* CS2==0 && CS3==0 -> version 4 */		return 4;	default:		/* should not be reached! */		return 2;	}}int misc_init_f (void){	return 0;  /* dummy implementation */}int misc_init_r (void){	unsigned long cntrl0Reg;	/* adjust flash start and offset */	gd->bd->bi_flashstart = 0 - gd->bd->bi_flashsize;	gd->bd->bi_flashoffset = 0;#ifdef CONFIG_CPCI405_VER2	{	unsigned char *dst;	ulong len = sizeof(fpgadata);	int status;	int index;	int i;	/*	 * On CPCI-405 version 2 the environment is saved in eeprom!	 * FPGA can be gzip compressed (malloc) and booted this late.	 */	if (cpci405_version() >= 2) {		/*		 * Setup GPIO pins (CS6+CS7 as GPIO)		 */		cntrl0Reg = mfdcr(cntrl0);		mtdcr(cntrl0, cntrl0Reg | 0x00300000);		dst = malloc(CFG_FPGA_MAX_SIZE);		if (gunzip (dst, CFG_FPGA_MAX_SIZE, (uchar *)fpgadata, &len) != 0) {			printf ("GUNZIP ERROR - must RESET board to recover\n");			do_reset (NULL, 0, 0, NULL);		}		status = fpga_boot(dst, len);		if (status != 0) {			printf("\nFPGA: Booting failed ");			switch (status) {			case ERROR_FPGA_PRG_INIT_LOW:				printf("(Timeout: INIT not low after asserting PROGRAM*)\n ");				break;			case ERROR_FPGA_PRG_INIT_HIGH:				printf("(Timeout: INIT not high after deasserting PROGRAM*)\n ");				break;			case ERROR_FPGA_PRG_DONE:				printf("(Timeout: DONE not high after programming FPGA)\n ");				break;			}			/* display infos on fpgaimage */			index = 15;			for (i=0; i<4; i++) {				len = dst[index];				printf("FPGA: %s\n", &(dst[index+1]));				index += len+3;			}			putc ('\n');			/* delayed reboot */			for (i=20; i>0; i--) {				printf("Rebooting in %2d seconds \r",i);				for (index=0;index<1000;index++)					udelay(1000);			}			putc ('\n');			do_reset(NULL, 0, 0, NULL);		}		/* restore gpio/cs settings */		mtdcr(cntrl0, cntrl0Reg);		puts("FPGA:  ");		/* display infos on fpgaimage */		index = 15;		for (i=0; i<4; i++) {			len = dst[index];			printf("%s ", &(dst[index+1]));			index += len+3;		}		putc ('\n');		free(dst);		/*		 * Reset FPGA via FPGA_DATA pin		 */		SET_FPGA(FPGA_PRG | FPGA_CLK);		udelay(1000); /* wait 1ms */		SET_FPGA(FPGA_PRG | FPGA_CLK | FPGA_DATA);		udelay(1000); /* wait 1ms */#ifdef CONFIG_CPCI405_6U		if (cpci405_version() == 3) {			volatile unsigned short *fpga_mode = (unsigned short *)CFG_FPGA_BASE_ADDR;			volatile unsigned char *leds = (unsigned char *)CFG_LED_ADDR;			/*			 * Enable outputs in fpga on version 3 board			 */			*fpga_mode |= CFG_FPGA_MODE_ENABLE_OUTPUT;			/*			 * Set outputs to 0			 */			*leds = 0x00;			/*			 * Reset external DUART			 */			*fpga_mode |= CFG_FPGA_MODE_DUART_RESET;			udelay(100);			*fpga_mode &= ~(CFG_FPGA_MODE_DUART_RESET);		}#endif	}	else {		puts("\n*** U-Boot Version does not match Board Version!\n");		puts("*** CPCI-405 Version 1.x detected!\n");		puts("*** Please use correct U-Boot version (CPCI405 instead of CPCI4052)!\n\n");	}	}#else /* CONFIG_CPCI405_VER2 */#if 0 /* test-only: code-plug now not relavant for ip-address any more */	/*	 * Generate last byte of ip-addr from code-plug @ 0xf0000400	 */	if (ctermm2()) {		char str[32];		unsigned char ipbyte = *(unsigned char *)0xf0000400;		/*		 * Only overwrite ip-addr with allowed values		 */		if ((ipbyte != 0x00) && (ipbyte != 0xff)) {			bd->bi_ip_addr = (bd->bi_ip_addr & 0xffffff00) | ipbyte;			sprintf(str, "%ld.%ld.%ld.%ld",				(bd->bi_ip_addr & 0xff000000) >> 24,				(bd->bi_ip_addr & 0x00ff0000) >> 16,				(bd->bi_ip_addr & 0x0000ff00) >> 8,				(bd->bi_ip_addr & 0x000000ff));			setenv("ipaddr", str);

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产亚洲综合av| 一区二区国产视频| 一区二区三区日韩| 久久成人久久鬼色| 欧美日韩亚洲综合| 国产精品午夜电影| 精品一区二区三区久久久| 91视频91自| 国产亚洲成av人在线观看导航| 五月天网站亚洲| 99久久久国产精品| 久久久久亚洲蜜桃| 蜜臀91精品一区二区三区 | 亚洲成人动漫av| bt欧美亚洲午夜电影天堂| 久久综合99re88久久爱| 日本视频一区二区三区| 精品视频1区2区3区| 亚洲欧美国产高清| 成人做爰69片免费看网站| 久久日一线二线三线suv| 免费人成精品欧美精品| 在线电影一区二区三区| 亚洲成人你懂的| 欧美亚洲国产一区在线观看网站 | 欧美成人性福生活免费看| 亚洲永久精品国产| 一本大道av伊人久久综合| 中文字幕在线观看不卡视频| 国产精品一区二区无线| 久久久影视传媒| 国产一区二区三区视频在线播放| 欧美大胆一级视频| 久久国产夜色精品鲁鲁99| 精品久久人人做人人爰| 久色婷婷小香蕉久久| 日韩免费电影一区| 精品一区二区在线播放| 久久综合中文字幕| 国产成人三级在线观看| 《视频一区视频二区| 一本一道久久a久久精品| 一区二区三区在线不卡| 欧美日韩国产一级片| 琪琪久久久久日韩精品| 精品乱码亚洲一区二区不卡| 国产乱国产乱300精品| 国产日产欧美精品一区二区三区| 成人黄色av电影| 艳妇臀荡乳欲伦亚洲一区| 欧美肥妇free| 狠狠色综合日日| 国产精品国产三级国产普通话三级| 成年人网站91| 天天综合色天天| 久久久国产综合精品女国产盗摄| 成人免费三级在线| 亚洲成年人网站在线观看| 欧美tickling挠脚心丨vk| 高清beeg欧美| 亚洲精品欧美激情| 欧美一级日韩一级| 国产宾馆实践打屁股91| 亚洲一区二区影院| ww亚洲ww在线观看国产| 91网站视频在线观看| 全部av―极品视觉盛宴亚洲| 国产清纯美女被跳蛋高潮一区二区久久w | 国产无人区一区二区三区| 91浏览器入口在线观看| 免费成人av资源网| 国产精品乱人伦| 91精品国产欧美一区二区成人 | 国产一区二区在线影院| 亚洲精品高清在线| 亚洲精品一区二区三区香蕉| 在线视频一区二区免费| 国产一区二区三区最好精华液| 亚洲欧美成人一区二区三区| 日韩欧美一二区| 日本高清视频一区二区| 国产精品123| 日韩黄色免费电影| 最好看的中文字幕久久| 久久久久久影视| 7777精品伊人久久久大香线蕉超级流畅 | 欧美午夜理伦三级在线观看| 国产成人8x视频一区二区| 奇米一区二区三区av| 一个色妞综合视频在线观看| 久久九九久久九九| 欧美人妇做爰xxxⅹ性高电影| 成人午夜精品在线| 国精品**一区二区三区在线蜜桃| 亚洲伊人色欲综合网| 国产精品欧美久久久久一区二区| 欧美电影免费观看高清完整版在| 欧美色涩在线第一页| 成人午夜激情片| 国产999精品久久久久久| 奇米888四色在线精品| 五月婷婷色综合| 亚洲国产精品久久不卡毛片 | 91论坛在线播放| av网站免费线看精品| 国产精品一卡二卡在线观看| 看电影不卡的网站| 免费高清视频精品| 日本不卡不码高清免费观看| 亚洲高清中文字幕| 亚洲一区在线观看免费观看电影高清 | 久久女同互慰一区二区三区| 日韩一区二区麻豆国产| 777午夜精品免费视频| 欧美探花视频资源| 精品视频资源站| 欧美日韩情趣电影| 欧美二区三区91| 日韩欧美在线影院| 欧美videossexotv100| 久久久久久久久久久久电影| 久久久久久亚洲综合影院红桃| 久久一区二区三区四区| 国产喷白浆一区二区三区| 国产天堂亚洲国产碰碰| 国产精品三级在线观看| 中文字幕日韩一区| 亚洲精品少妇30p| 婷婷久久综合九色综合绿巨人| 首页欧美精品中文字幕| 麻豆精品在线播放| 国产真实精品久久二三区| 国产成人精品三级麻豆| 波多野结衣中文一区| 日本乱码高清不卡字幕| 欧美日韩免费在线视频| 日韩精品中文字幕一区二区三区| 久久精品一区八戒影视| 18欧美乱大交hd1984| 亚洲va欧美va人人爽| 国产自产v一区二区三区c| 97久久超碰国产精品| 欧美久久婷婷综合色| 久久久av毛片精品| 亚洲狼人国产精品| 蜜臀av在线播放一区二区三区| 国产精品一二三四区| 91麻豆精品一区二区三区| 欧美日韩高清一区二区不卡| 久久久午夜精品| 一级中文字幕一区二区| 国产一区二区三区免费播放| 91在线观看高清| 日韩欧美视频在线 | 久久久综合激的五月天| 亚洲精品日韩一| 国产精品自拍毛片| 91黄色激情网站| 国产日产欧美精品一区二区三区| 亚洲一二三四在线观看| 国产盗摄一区二区| 欧美日韩电影在线| 亚洲欧洲精品一区二区三区不卡| 日韩av午夜在线观看| av一区二区三区| 精品国产免费一区二区三区四区 | 欧美在线观看禁18| 久久久99精品免费观看不卡| 日本中文字幕一区二区有限公司| 99久久久精品| 国产欧美一区二区三区网站| 日韩高清一区二区| 欧美亚洲国产一区二区三区| 欧美韩国一区二区| 久久精品国产一区二区| 欧美人狂配大交3d怪物一区 | 欧美专区亚洲专区| 国产精品久久综合| 国产一区二区三区最好精华液| 欧美日韩精品专区| 一区二区视频在线看| 国产99久久久国产精品潘金| 日韩三级视频在线看| 亚洲综合激情网| 91在线播放网址| 国产精品国产三级国产aⅴ入口| 国产美女娇喘av呻吟久久| 日韩欧美在线不卡| 午夜精品123| 在线亚洲+欧美+日本专区| 亚洲同性同志一二三专区| 大美女一区二区三区| 久久影院午夜片一区| 极品尤物av久久免费看| 日韩精品在线看片z| 久久精品国产成人一区二区三区 | 国产米奇在线777精品观看| 精品免费视频.| 国产精品羞羞答答xxdd| 亚洲天堂网中文字|