亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? yucca.c

?? u-boot1.3.0的原碼,從配了網絡驅動和FLASH的驅動,并該用ESC竟如
?? C
?? 第 1 頁 / 共 3 頁
字號:
/* * (C) Copyright 2006 * Wolfgang Denk, DENX Software Engineering, wd@denx.de. * * See file CREDITS for list of people who contributed to this * project. * * This program is free software; you can redistribute it and/or * modify it under the terms of the GNU General Public License as * published by the Free Software Foundation; either version 2 of * the License, or (at your option) any later version. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the * GNU General Public License for more details. * * You should have received a copy of the GNU General Public License * along with this program; if not, write to the Free Software * Foundation, Inc., 59 Temple Place, Suite 330, Boston, * MA 02111-1307 USA * * Port to AMCC-440SPE Evaluation Board SOP - April 2005 * * PCIe supporting routines derived from Linux 440SPe PCIe driver. */#include <common.h>#include <ppc4xx.h>#include <asm/processor.h>#include <i2c.h>#include <asm-ppc/io.h>#include "yucca.h"#include "../cpu/ppc4xx/440spe_pcie.h"DECLARE_GLOBAL_DATA_PTR;#undef PCIE_ENDPOINT/* #define PCIE_ENDPOINT 1 */void fpga_init (void);void get_sys_info(PPC440_SYS_INFO *board_cfg );int compare_to_true(char *str );char *remove_l_w_space(char *in_str );char *remove_t_w_space(char *in_str );int get_console_port(void);int ppc440spe_init_pcie_rootport(int port);void ppc440spe_setup_pcie(struct pci_controller *hose, int port);#define DEBUG_ENV#ifdef DEBUG_ENV#define DEBUGF(fmt,args...) printf(fmt ,##args)#else#define DEBUGF(fmt,args...)#endif#define FALSE	0#define TRUE	1int board_early_init_f (void){/*----------------------------------------------------------------------------+| Define Boot devices+----------------------------------------------------------------------------*/#define BOOT_FROM_SMALL_FLASH		0x00#define BOOT_FROM_LARGE_FLASH_OR_SRAM	0x01#define BOOT_FROM_PCI			0x02#define BOOT_DEVICE_UNKNOWN		0x03/*----------------------------------------------------------------------------+| EBC Devices Characteristics|   Peripheral Bank Access Parameters       -   EBC_BxAP|   Peripheral Bank Configuration Register  -   EBC_BxCR+----------------------------------------------------------------------------*//* * Small Flash and FRAM * BU Value * BxAP : 0x03800000  - 0 00000111 0 00 00 00 00 00 000 0 0 0 0 00000 * B0CR : 0xff098000  - BAS = ff0 - 100 11 00 0000000000000 * B2CR : 0xe7098000  - BAS = e70 - 100 11 00 0000000000000 */#define EBC_BXAP_SMALL_FLASH		EBC_BXAP_BME_DISABLED	| \					EBC_BXAP_TWT_ENCODE(7)	| \					EBC_BXAP_BCE_DISABLE	| \					EBC_BXAP_BCT_2TRANS	| \					EBC_BXAP_CSN_ENCODE(0)	| \					EBC_BXAP_OEN_ENCODE(0)	| \					EBC_BXAP_WBN_ENCODE(0)	| \					EBC_BXAP_WBF_ENCODE(0)	| \					EBC_BXAP_TH_ENCODE(0)	| \					EBC_BXAP_RE_DISABLED	| \					EBC_BXAP_SOR_DELAYED	| \					EBC_BXAP_BEM_WRITEONLY	| \					EBC_BXAP_PEN_DISABLED#define EBC_BXCR_SMALL_FLASH_CS0	EBC_BXCR_BAS_ENCODE(0xFF000000)	| \					EBC_BXCR_BS_16MB		| \					EBC_BXCR_BU_RW			| \					EBC_BXCR_BW_8BIT#define EBC_BXCR_SMALL_FLASH_CS2	EBC_BXCR_BAS_ENCODE(0xe7000000)	| \					EBC_BXCR_BS_16MB		| \					EBC_BXCR_BU_RW			| \					EBC_BXCR_BW_8BIT/* * Large Flash and SRAM * BU Value * BxAP : 0x048ff240  - 0 00000111 0 00 00 00 00 00 000 0 0 0 0 00000 * B0CR : 0xff09a000  - BAS = ff0 - 100 11 01 0000000000000 * B2CR : 0xe709a000  - BAS = e70 - 100 11 01 0000000000000*/#define EBC_BXAP_LARGE_FLASH		EBC_BXAP_BME_DISABLED	| \					EBC_BXAP_TWT_ENCODE(7)	| \					EBC_BXAP_BCE_DISABLE	| \					EBC_BXAP_BCT_2TRANS	| \					EBC_BXAP_CSN_ENCODE(0)	| \					EBC_BXAP_OEN_ENCODE(0)	| \					EBC_BXAP_WBN_ENCODE(0)	| \					EBC_BXAP_WBF_ENCODE(0)	| \					EBC_BXAP_TH_ENCODE(0)	| \					EBC_BXAP_RE_DISABLED	| \					EBC_BXAP_SOR_DELAYED	| \					EBC_BXAP_BEM_WRITEONLY	| \					EBC_BXAP_PEN_DISABLED#define EBC_BXCR_LARGE_FLASH_CS0	EBC_BXCR_BAS_ENCODE(0xFF000000)	| \					EBC_BXCR_BS_16MB		| \					EBC_BXCR_BU_RW			| \					EBC_BXCR_BW_16BIT#define EBC_BXCR_LARGE_FLASH_CS2	EBC_BXCR_BAS_ENCODE(0xE7000000)	| \					EBC_BXCR_BS_16MB		| \					EBC_BXCR_BU_RW			| \					EBC_BXCR_BW_16BIT/* * FPGA * BU value : * B1AP = 0x05895240  - 0 00001011 0 00 10 01 01 01 001 0 0 1 0 00000 * B1CR = 0xe201a000  - BAS = e20 - 000 11 01 00000000000000 */#define EBC_BXAP_FPGA			EBC_BXAP_BME_DISABLED	| \					EBC_BXAP_TWT_ENCODE(11)	| \					EBC_BXAP_BCE_DISABLE	| \					EBC_BXAP_BCT_2TRANS	| \					EBC_BXAP_CSN_ENCODE(10)	| \					EBC_BXAP_OEN_ENCODE(1)	| \					EBC_BXAP_WBN_ENCODE(1)	| \					EBC_BXAP_WBF_ENCODE(1)	| \					EBC_BXAP_TH_ENCODE(1)	| \					EBC_BXAP_RE_DISABLED	| \					EBC_BXAP_SOR_DELAYED	| \					EBC_BXAP_BEM_RW		| \					EBC_BXAP_PEN_DISABLED#define EBC_BXCR_FPGA_CS1		EBC_BXCR_BAS_ENCODE(0xe2000000)	| \					EBC_BXCR_BS_1MB			| \					EBC_BXCR_BU_RW			| \					EBC_BXCR_BW_16BIT	 unsigned long mfr;	/*	 * Define Variables for EBC initialization depending on BOOTSTRAP option	 */	unsigned long sdr0_pinstp, sdr0_sdstp1 ;	unsigned long bootstrap_settings, ebc_data_width, boot_selection;	int computed_boot_device = BOOT_DEVICE_UNKNOWN;	/*-------------------------------------------------------------------+	 | Initialize EBC CONFIG -	 | Keep the Default value, but the bit PDT which has to be set to 1 ?TBC	 | default value :	 |	0x07C00000 - 0 0 000 1 1 1 1 1 0000 0 00000 000000000000	 |	 +-------------------------------------------------------------------*/	mtebc(xbcfg, EBC_CFG_LE_UNLOCK |			EBC_CFG_PTD_ENABLE |			EBC_CFG_RTC_16PERCLK |			EBC_CFG_ATC_PREVIOUS |			EBC_CFG_DTC_PREVIOUS |			EBC_CFG_CTC_PREVIOUS |			EBC_CFG_OEO_PREVIOUS |			EBC_CFG_EMC_DEFAULT |			EBC_CFG_PME_DISABLE |			EBC_CFG_PR_16);	/*-------------------------------------------------------------------+	 |	 |  PART 1 : Initialize EBC Bank 1	 |  ==============================	 | Bank1 is always associated to the EPLD.	 | It has to be initialized prior to other banks settings computation	 | since some board registers values may be needed to determine the	 | boot type	 |	 +-------------------------------------------------------------------*/	mtebc(pb1ap, EBC_BXAP_FPGA);	mtebc(pb1cr, EBC_BXCR_FPGA_CS1);	/*-------------------------------------------------------------------+	 |	 |  PART 2 : Determine which boot device was selected	 |  =================================================	 |	 |  Read Pin Strap Register in PPC440SPe	 |  Result can either be :	 |   - Boot strap = boot from EBC 8bits     => Small Flash	 |   - Boot strap = boot from PCI	 |   - Boot strap = IIC	 |  In case of boot from IIC, read Serial Device Strap Register1	 |	 |  Result can either be :	 |   - Boot from EBC  - EBC Bus Width = 8bits    => Small Flash	 |   - Boot from EBC  - EBC Bus Width = 16bits   => Large Flash or SRAM	 |   - Boot from PCI	 |	 +-------------------------------------------------------------------*/	/* Read Pin Strap Register in PPC440SP */	mfsdr(SDR0_PINSTP, sdr0_pinstp);	bootstrap_settings = sdr0_pinstp & SDR0_PINSTP_BOOTSTRAP_MASK;	switch (bootstrap_settings) {		case SDR0_PINSTP_BOOTSTRAP_SETTINGS0:			/*			 * Strapping Option A			 * Boot from EBC - 8 bits , Small Flash			 */			computed_boot_device = BOOT_FROM_SMALL_FLASH;			break;		case SDR0_PINSTP_BOOTSTRAP_SETTINGS1:			/*			 * Strappping Option B			 * Boot from PCI			 */			computed_boot_device = BOOT_FROM_PCI;			break;		case SDR0_PINSTP_BOOTSTRAP_IIC_50_EN:		case SDR0_PINSTP_BOOTSTRAP_IIC_54_EN:			/*			 * Strapping Option C or D			 * Boot Settings in IIC EEprom address 0x50 or 0x54			 * Read Serial Device Strap Register1 in PPC440SPe			 */			mfsdr(SDR0_SDSTP1, sdr0_sdstp1);			boot_selection = sdr0_sdstp1 & SDR0_SDSTP1_ERPN_MASK;			ebc_data_width = sdr0_sdstp1 & SDR0_SDSTP1_EBCW_MASK;			switch (boot_selection) {				case SDR0_SDSTP1_ERPN_EBC:					switch (ebc_data_width) {						case SDR0_SDSTP1_EBCW_16_BITS:							computed_boot_device =								BOOT_FROM_LARGE_FLASH_OR_SRAM;							break;						case SDR0_SDSTP1_EBCW_8_BITS :							computed_boot_device = BOOT_FROM_SMALL_FLASH;							break;					}					break;				case SDR0_SDSTP1_ERPN_PCI:					computed_boot_device = BOOT_FROM_PCI;					break;				default:					/* should not occure */					computed_boot_device = BOOT_DEVICE_UNKNOWN;			}			break;		default:			/* should not be */			computed_boot_device = BOOT_DEVICE_UNKNOWN;			break;	}	/*-------------------------------------------------------------------+	 |	 |  PART 3 : Compute EBC settings depending on selected boot device	 |  ======   ======================================================	 |	 | Resulting EBC init will be among following configurations :	 |	 |  - Boot from EBC 8bits => boot from Small Flash selected	 |            EBC-CS0     = Small Flash	 |            EBC-CS2     = Large Flash and SRAM	 |	 |  - Boot from EBC 16bits => boot from Large Flash or SRAM	 |            EBC-CS0     = Large Flash or SRAM	 |            EBC-CS2     = Small Flash	 |	 |  - Boot from PCI	 |            EBC-CS0     = not initialized to avoid address contention	 |            EBC-CS2     = same as boot from Small Flash selected	 |	 +-------------------------------------------------------------------*/	unsigned long ebc0_cs0_bxap_value = 0, ebc0_cs0_bxcr_value = 0;	unsigned long ebc0_cs2_bxap_value = 0, ebc0_cs2_bxcr_value = 0;	switch (computed_boot_device) {		/*-------------------------------------------------------------------*/		case BOOT_FROM_PCI:		/*-------------------------------------------------------------------*/			/*			 * By Default CS2 is affected to LARGE Flash			 * do not initialize SMALL FLASH to avoid address contention			 * Large Flash			 */			ebc0_cs2_bxap_value = EBC_BXAP_LARGE_FLASH;			ebc0_cs2_bxcr_value = EBC_BXCR_LARGE_FLASH_CS2;			break;		/*-------------------------------------------------------------------*/		case BOOT_FROM_SMALL_FLASH:		/*-------------------------------------------------------------------*/			ebc0_cs0_bxap_value = EBC_BXAP_SMALL_FLASH;			ebc0_cs0_bxcr_value = EBC_BXCR_SMALL_FLASH_CS0;			/*			 * Large Flash or SRAM			 */			/* ebc0_cs2_bxap_value = EBC_BXAP_LARGE_FLASH; */			ebc0_cs2_bxap_value = 0x048ff240;			ebc0_cs2_bxcr_value = EBC_BXCR_LARGE_FLASH_CS2;			break;		/*-------------------------------------------------------------------*/		case BOOT_FROM_LARGE_FLASH_OR_SRAM:		/*-------------------------------------------------------------------*/			ebc0_cs0_bxap_value = EBC_BXAP_LARGE_FLASH;			ebc0_cs0_bxcr_value = EBC_BXCR_LARGE_FLASH_CS0;			/* Small flash */			ebc0_cs2_bxap_value = EBC_BXAP_SMALL_FLASH;			ebc0_cs2_bxcr_value = EBC_BXCR_SMALL_FLASH_CS2;			break;		/*-------------------------------------------------------------------*/		default:		/*-------------------------------------------------------------------*/			/* BOOT_DEVICE_UNKNOWN */			break;	}	mtebc(pb0ap, ebc0_cs0_bxap_value);

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美精品少妇一区二区三区| 亚洲午夜私人影院| 亚洲国产日日夜夜| 国产乱码一区二区三区| 欧美日韩国产乱码电影| 亚洲国产精品国自产拍av| 日韩av电影天堂| 91免费观看视频在线| 久久精品一区蜜桃臀影院| 午夜私人影院久久久久| 日本高清不卡在线观看| 中文在线资源观看网站视频免费不卡| 日韩高清在线不卡| 91视频在线看| 国产精品视频线看| 国模一区二区三区白浆| 在线播放91灌醉迷j高跟美女| 亚洲欧美电影一区二区| 粉嫩嫩av羞羞动漫久久久| xvideos.蜜桃一区二区| 日日欢夜夜爽一区| 欧美亚洲国产bt| 亚洲国产欧美一区二区三区丁香婷| www.久久精品| 国产精品天干天干在观线| 夫妻av一区二区| 国产精品午夜在线观看| 丁香六月综合激情| 中文字幕二三区不卡| 大胆欧美人体老妇| 国产精品理伦片| 99久久久国产精品免费蜜臀| 国产精品美女一区二区三区 | 成人av小说网| 国产日产欧产精品推荐色 | 国产精品视频yy9299一区| 狠狠狠色丁香婷婷综合激情 | 欧美激情在线看| 国产99一区视频免费| 久久久久高清精品| 成人精品免费网站| 成人欧美一区二区三区白人| 91在线小视频| 亚洲精品日韩专区silk| 欧美日韩午夜在线视频| 日韩va欧美va亚洲va久久| 日韩欧美国产电影| 国产制服丝袜一区| 1区2区3区国产精品| 在线观看成人小视频| 日韩精品电影一区亚洲| 久久先锋影音av| 成人性视频免费网站| 一区二区三区在线视频免费| 欧美日韩一级二级| 紧缚捆绑精品一区二区| 中文字幕一区二区在线播放| 在线看一区二区| 久久精品国产在热久久| 国产精品色一区二区三区| 欧美影院精品一区| 国内精品久久久久影院色| 亚洲精品日韩专区silk| 欧美大片免费久久精品三p| 国产成人免费视频网站 | 欧美日韩另类国产亚洲欧美一级| 蜜臀久久99精品久久久久宅男| 国产婷婷一区二区| 欧美日免费三级在线| 精品一区二区三区av| 玉足女爽爽91| 亚洲精品一区二区三区香蕉 | 国产盗摄一区二区| 亚洲大片精品永久免费| 久久久精品影视| 欧美二区在线观看| 99久久99久久精品国产片果冻| 日本成人中文字幕| 亚洲日本丝袜连裤袜办公室| 欧美mv日韩mv国产网站| 欧美在线小视频| 成人午夜精品在线| 久久精品二区亚洲w码| 亚洲精品视频在线观看免费| 久久蜜桃av一区精品变态类天堂 | 国产嫩草影院久久久久| 欧美日本免费一区二区三区| 99国产精品久久久久久久久久 | 久久精品视频一区二区三区| 欧美日韩久久不卡| 91亚洲资源网| 国产盗摄精品一区二区三区在线| 日本aⅴ亚洲精品中文乱码| 国产精品美女一区二区三区| 久久综合久久综合九色| 日韩欧美成人激情| 欧美精品成人一区二区三区四区| 99re成人在线| 国产成人免费av在线| 狠狠久久亚洲欧美| 久久国产精品99久久人人澡| 午夜精品福利一区二区三区av| 中文字幕在线不卡视频| 国产欧美中文在线| 久久精品在这里| 国产偷国产偷亚洲高清人白洁| 欧美xxxx老人做受| 日韩欧美在线影院| 日韩三级电影网址| 日韩一区二区在线免费观看| 欧美群妇大交群中文字幕| 日本久久一区二区| 在线观看视频一区二区欧美日韩| 91女人视频在线观看| 99国产精品视频免费观看| av亚洲精华国产精华| 99视频一区二区三区| 99久久婷婷国产综合精品| 色婷婷久久综合| 欧美视频一区二区| 91精品国产欧美一区二区| 91麻豆精品国产自产在线| 91精品国产美女浴室洗澡无遮挡| 欧美福利视频导航| 日韩视频在线你懂得| 欧美精品一区二| 国产日韩欧美一区二区三区乱码| 日本一区二区三区国色天香| 国产精品视频第一区| 亚洲人吸女人奶水| 亚洲综合久久久| 日本中文在线一区| 综合久久久久久久| 欧美日本韩国一区| 久久精品国产99| 国产一区二区三区不卡在线观看| 麻豆91免费看| 色婷婷精品大视频在线蜜桃视频| 高清在线观看日韩| 91免费观看视频在线| 欧美肥大bbwbbw高潮| 久久蜜桃av一区精品变态类天堂 | 亚洲欧美一区二区三区国产精品 | 最新欧美精品一区二区三区| 激情欧美一区二区三区在线观看| 在线中文字幕不卡| 中文字幕av一区二区三区| 男男视频亚洲欧美| 欧美日韩在线播放三区四区| 亚洲人亚洲人成电影网站色| 国产成人精品www牛牛影视| 欧美精品第一页| 午夜久久久影院| 欧美日韩一区二区三区视频| 亚洲精品日日夜夜| 91网站最新地址| 亚洲欧洲一区二区在线播放| 国产精品亚洲一区二区三区在线| 日韩免费看的电影| 美国欧美日韩国产在线播放| 69精品人人人人| 日本亚洲最大的色成网站www| 欧美日韩一区二区三区四区五区| 亚洲制服丝袜一区| 日本韩国欧美国产| 亚洲午夜在线视频| 欧美日韩综合在线免费观看| 午夜精品在线视频一区| 欧美日韩国产片| 青青草97国产精品免费观看无弹窗版| 777久久久精品| 亚洲6080在线| 91精品国模一区二区三区| 视频一区二区三区中文字幕| 欧美日韩亚洲高清一区二区| 日本三级亚洲精品| 精品国产免费人成在线观看| 久久精品国产精品青草| 日韩西西人体444www| 精品伊人久久久久7777人| www成人在线观看| 福利电影一区二区| 最新久久zyz资源站| 色综合激情久久| 天天亚洲美女在线视频| 日韩视频一区二区在线观看| 国产又黄又大久久| 1000精品久久久久久久久| 欧洲av一区二区嗯嗯嗯啊| 午夜精品久久久久久不卡8050| 精品国产乱码91久久久久久网站| 国产成人av一区二区| 亚洲欧美日韩精品久久久久| 欧美男人的天堂一二区| 久久99国内精品| 国产精品久久午夜| 欧美精选一区二区| 国产盗摄一区二区| 亚洲不卡av一区二区三区| 精品久久久久久亚洲综合网|