亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? bamboo.h

?? u-boot1.3.0的原碼,從配了網(wǎng)絡驅動和FLASH的驅動,并該用ESC竟如
?? H
?? 第 1 頁 / 共 2 頁
字號:
/* * (C) Copyright 2005 * Stefan Roese, DENX Software Engineering, sr@denx.de. * * See file CREDITS for list of people who contributed to this * project. * * This program is free software; you can redistribute it and/or * modify it under the terms of the GNU General Public License as * published by the Free Software Foundation; either version 2 of * the License, or (at your option) any later version. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the * GNU General Public License for more details. * * You should have received a copy of the GNU General Public License * along with this program; if not, write to the Free Software * Foundation, Inc., 59 Temple Place, Suite 330, Boston, * MA 02111-1307 USA *//*----------------------------------------------------------------------------+  | FPGA registers and bit definitions  +----------------------------------------------------------------------------*//* * PowerPC 440EP Board FPGA is reached with physical address 0x80001FF0. * TLB initialization makes it correspond to logical address 0x80001FF0. * => Done init_chip.s in bootlib */#define FPGA_BASE_ADDR	0x80002000/*----------------------------------------------------------------------------+  | Board Jumpers Setting Register  |   Board Settings provided by jumpers  +----------------------------------------------------------------------------*/#define FPGA_SETTING_REG	    (FPGA_BASE_ADDR+0x3)/* Boot from small flash */#define	    FPGA_SET_REG_BOOT_SMALL_FLASH	    0x80/* Operational Flash versus SRAM position in Memory Map */#define	    FPGA_SET_REG_OP_CODE_SRAM_SEL_MASK	    0x40#define	     FPGA_SET_REG_OP_CODE_FLASH_ABOVE	     0x40#define	     FPGA_SET_REG_SRAM_ABOVE		     0x00/* Boot From NAND Flash */#define	    FPGA_SET_REG_BOOT_NAND_FLASH_MASK	    0x40#define	    FPGA_SET_REG_BOOT_NAND_FLASH_SELECT	     0x00/* On Board PCI Arbiter Select */#define	    FPGA_SET_REG_PCI_EXT_ARBITER_SEL_MASK   0x10#define	    FPGA_SET_REG_PCI_EXT_ARBITER_SEL	    0x00/*----------------------------------------------------------------------------+  | Functions Selection Register 1  +----------------------------------------------------------------------------*/#define FPGA_SELECTION_1_REG	    (FPGA_BASE_ADDR+0x4)#define	    FPGA_SEL_1_REG_PHY_MASK	    0xE0#define	    FPGA_SEL_1_REG_MII		    0x80#define	    FPGA_SEL_1_REG_RMII		    0x40#define	    FPGA_SEL_1_REG_SMII		    0x20#define	    FPGA_SEL_1_REG_USB2_DEV_SEL	    0x10	   /* USB2 Device Selection */#define	    FPGA_SEL_1_REG_USB2_HOST_SEL    0x08	   /* USB2 Host Selection */#define	    FPGA_SEL_1_REG_NF_SELEC_MASK    0x07	   /* NF Selection Mask */#define	    FPGA_SEL_1_REG_NF0_SEL_BY_NFCS1 0x04	   /* NF0 Selected by NF_CS1 */#define	    FPGA_SEL_1_REG_NF1_SEL_BY_NFCS2 0x02	   /* NF1 Selected by NF_CS2 */#define	    FPGA_SEL_1_REG_NF1_SEL_BY_NFCS3 0x01	   /* NF1 Selected by NF_CS3 *//*----------------------------------------------------------------------------+  | Functions Selection Register 2  +----------------------------------------------------------------------------*/#define FPGA_SELECTION_2_REG	    (FPGA_BASE_ADDR+0x5)#define	    FPGA_SEL2_REG_IIC1_SCP_SEL_MASK 0x80	   /* IIC1 / SCP Selection */#define	    FPGA_SEL2_REG_SEL_FRAM	    0x80	   /* FRAM on IIC1 bus selected - SCP Select */#define	    FPGA_SEL2_REG_SEL_SCP	    0x80	   /* Identical to SCP Selection */#define	    FPGA_SEL2_REG_SEL_IIC1	    0x00	   /* IIC1 Selection - Default Value */#define	    FPGA_SEL2_REG_SEL_DMA_A_B	    0x40	   /* DMA A & B channels selected */#define	    FPGA_SEL2_REG_SEL_DMA_C_D	    0x20	   /* DMA C & D channels selected */#define	    FPGA_SEL2_REG_DMA_EOT_TC_3_SEL  0x10	   /* 0 = EOT - input to 440EP */							   /* 1 = TC - output from 440EP */#define	    FPGA_SEL2_REG_DMA_EOT_TC_2_SEL  0x08	   /* 0 = EOT (input to 440EP) */							   /* 1 = TC (output from 440EP) */#define	    FPGA_SEL2_REG_SEL_GPIO_1	    0x04	   /* EBC_GPIO & USB2_GPIO selected */#define	    FPGA_SEL2_REG_SEL_GPIO_2	    0x02	   /* Ether._GPIO & UART_GPIO selected */#define	    FPGA_SEL2_REG_SEL_GPIO_3	    0x01	   /* DMA_GPIO & Trace_GPIO selected *//*----------------------------------------------------------------------------+  | Functions Selection Register 3  +----------------------------------------------------------------------------*/#define FPGA_SELECTION_3_REG	    (FPGA_BASE_ADDR+0x6)#define	    FPGA_SEL3_REG_EXP_SLOT_EN		    0x80    /* Expansion Slot enabled */#define	    FPGA_SEL3_REG_SEL_UART_CONFIG_MASK	    0x70#define	    FPGA_SEL3_REG_SEL_UART_CONFIG1	    0x40    /* one 8_pin UART */#define	    FPGA_SEL3_REG_SEL_UART_CONFIG2	    0x20    /* two 4_pin UARTs */#define	    FPGA_SEL3_REG_SEL_UART_CONFIG3	    0x10    /* one 4_pin & two 2_pin UARTs */#define	    FPGA_SEL3_REG_SEL_UART_CONFIG4	    0x08    /* four 2_pin UARTs */#define	    FPGA_SEL3_REG_DTR_DSR_MODE_4_PIN_UART   0x00    /* DTR/DSR mode for 4_pin_UART */#define	    FPGA_SEL3_REG_RTS_CTS_MODE_4_PIN_UART   0x04    /* RTS/CTS mode for 4_pin_UART *//*----------------------------------------------------------------------------+  | Soft Reset Register  +----------------------------------------------------------------------------*/#define FPGA_RESET_REG		    (FPGA_BASE_ADDR+0x7)#define	    FPGA_RESET_REG_RESET_USB20_DEV	    0x80    /* Hard Reset of the GT3200 */#define	    FPGA_RESET_REG_RESET_DISPLAY	    0x40    /* Hard Reset on Display Device */#define	    FPGA_RESET_REG_STATUS_LED_0		    0x08    /* 1 = Led On */#define	    FPGA_RESET_REG_STATUS_LED_1		    0x04    /* 1 = Led On */#define	    FPGA_RESET_REG_STATUS_LED_2		    0x02    /* 1 = Led On */#define	    FPGA_RESET_REG_STATUS_LED_3		    0x01    /* 1 = Led On *//*----------------------------------------------------------------------------+| SDR Configuration registers+----------------------------------------------------------------------------*//* Serial Device Strap Reg 0 */#define SDR0_SDSTP0		     0x0020/* Serial Device Strap Reg 1 */#define SDR0_SDSTP1		     0x0021/* Serial Device Strap Reg 2 */#define SDR0_SDSTP2		     SDR0_STRP2/* Serial Device Strap Reg 3 */#define SDR0_SDSTP3		     SDR0_STRP3#define sdr_pstrp0		     0x0040#define	  SDR0_SDSTP1_EBC_ROM_BS_MASK  0x00006000  /* EBC Boot Size Mask */#define	  SDR0_SDSTP1_EBC_ROM_BS_32BIT 0x00004000    /* EBC 32 bits */#define	  SDR0_SDSTP1_EBC_ROM_BS_16BIT 0x00002000    /* EBC 16 Bits */#define	  SDR0_SDSTP1_EBC_ROM_BS_8BIT  0x00000000    /* EBC  8 Bits */#define	  SDR0_SDSTP1_BOOT_SEL_MASK    0x00001800   /* Boot device Selection Mask */#define	  SDR0_SDSTP1_BOOT_SEL_EBC     0x00000000     /* EBC */#define	  SDR0_SDSTP1_BOOT_SEL_PCI     0x00000800     /* PCI */#define	  SDR0_SDSTP1_BOOT_SEL_NDFC    0x00001000     /* NDFC *//* Serial Device Enabled - Addr = 0xA8 */#define SDR0_PSTRP0_BOOTSTRAP_IIC_A8_EN SDR0_PSTRP0_BOOTSTRAP_SETTINGS5/* Serial Device Enabled - Addr = 0xA4 */#define SDR0_PSTRP0_BOOTSTRAP_IIC_A4_EN SDR0_PSTRP0_BOOTSTRAP_SETTINGS7/* Pin Straps Reg */#define SDR0_PSTRP0		     0x0040#define SDR0_PSTRP0_BOOTSTRAP_MASK	0xE0000000  /* Strap Bits */#define SDR0_PSTRP0_BOOTSTRAP_SETTINGS0 0x00000000  /* Default strap settings 0 */#define SDR0_PSTRP0_BOOTSTRAP_SETTINGS1 0x20000000  /* Default strap settings 1 */#define SDR0_PSTRP0_BOOTSTRAP_SETTINGS2 0x40000000  /* Default strap settings 2 */#define SDR0_PSTRP0_BOOTSTRAP_SETTINGS3 0x60000000  /* Default strap settings 3 */#define SDR0_PSTRP0_BOOTSTRAP_SETTINGS4 0x80000000  /* Default strap settings 4 */#define SDR0_PSTRP0_BOOTSTRAP_SETTINGS5 0xA0000000  /* Default strap settings 5 */#define SDR0_PSTRP0_BOOTSTRAP_SETTINGS6 0xC0000000  /* Default strap settings 6 */#define SDR0_PSTRP0_BOOTSTRAP_SETTINGS7 0xE0000000  /* Default strap settings 7 *//*----------------------------------------------------------------------------+| EBC Configuration Register - EBC0_CFG+----------------------------------------------------------------------------*//* External Bus Three-State Control */#define EBC0_CFG_EBTC_DRIVEN	    0x80000000/* Device-Paced Time-out Disable */#define EBC0_CFG_PTD_ENABLED	    0x00000000/* Ready Timeout Count */#define EBC0_CFG_RTC_MASK	    0x38000000#define EBC0_CFG_RTC_16PERCLK	    0x00000000#define EBC0_CFG_RTC_32PERCLK	    0x08000000#define EBC0_CFG_RTC_64PERCLK	    0x10000000#define EBC0_CFG_RTC_128PERCLK	    0x18000000#define EBC0_CFG_RTC_256PERCLK	    0x20000000#define EBC0_CFG_RTC_512PERCLK	    0x28000000#define EBC0_CFG_RTC_1024PERCLK	    0x30000000#define EBC0_CFG_RTC_2048PERCLK	    0x38000000/* External Master Priority Low */#define EBC0_CFG_EMPL_LOW	    0x00000000#define EBC0_CFG_EMPL_MEDIUM_LOW    0x02000000#define EBC0_CFG_EMPL_MEDIUM_HIGH   0x04000000#define EBC0_CFG_EMPL_HIGH	    0x06000000/* External Master Priority High */#define EBC0_CFG_EMPH_LOW	    0x00000000#define EBC0_CFG_EMPH_MEDIUM_LOW    0x00800000#define EBC0_CFG_EMPH_MEDIUM_HIGH   0x01000000#define EBC0_CFG_EMPH_HIGH	    0x01800000/* Chip Select Three-State Control */#define EBC0_CFG_CSTC_DRIVEN	    0x00400000/* Burst Prefetch */#define EBC0_CFG_BPF_ONEDW	    0x00000000#define EBC0_CFG_BPF_TWODW	    0x00100000#define EBC0_CFG_BPF_FOURDW	    0x00200000/* External Master Size */#define EBC0_CFG_EMS_8BIT	    0x00000000/* Power Management Enable */#define EBC0_CFG_PME_DISABLED	    0x00000000#define EBC0_CFG_PME_ENABLED	    0x00020000/* Power Management Timer */

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲福利一二三区| 欧美精品日日鲁夜夜添| 色欧美片视频在线观看| 欧美午夜视频网站| 日韩欧美国产麻豆| 国产女主播视频一区二区| 中文字幕一区二区三区四区| 亚洲人快播电影网| 日韩专区中文字幕一区二区| 国产乱对白刺激视频不卡| 91免费看片在线观看| 欧美精品自拍偷拍| 国产亚洲精品福利| 五月婷婷久久综合| 国v精品久久久网| 欧美日韩综合在线| 国产欧美va欧美不卡在线| 亚洲一区二区av电影| 极品少妇xxxx精品少妇| 99精品在线免费| 欧美大尺度电影在线| 中文字幕色av一区二区三区| 日韩精品一二区| 成人av网站大全| 日韩欧美不卡一区| 亚洲男人的天堂在线观看| 久久精品二区亚洲w码| 91色porny蝌蚪| 久久综合网色—综合色88| 亚洲精品美国一| 国产精品自在欧美一区| 欧美男同性恋视频网站| 国产精品久久网站| 久久91精品久久久久久秒播| 91高清视频免费看| 国产欧美一区二区精品忘忧草 | 成人av网站在线| 欧美电影免费观看高清完整版在线观看 | 中文字幕精品三区| 麻豆传媒一区二区三区| 在线亚洲高清视频| 国产欧美一区视频| 久草这里只有精品视频| 9191精品国产综合久久久久久| 国产精品白丝在线| 国产宾馆实践打屁股91| 日韩一级在线观看| 亚洲成av人综合在线观看| av成人老司机| 国产欧美一区二区精品久导航 | 26uuu国产日韩综合| 天天操天天综合网| 欧美色综合久久| 综合自拍亚洲综合图不卡区| 国产一区二区91| 精品久久久久av影院| 日韩福利视频导航| 欧美精品视频www在线观看| 亚洲人午夜精品天堂一二香蕉| 国产激情偷乱视频一区二区三区| 日韩久久免费av| 蜜桃一区二区三区在线观看| 在线电影院国产精品| 亚洲成人免费在线| 精品婷婷伊人一区三区三| 亚洲免费观看高清| 一本久道久久综合中文字幕| 亚洲欧洲国产专区| 99久久99久久精品免费观看| 国产精品久久久久久久久动漫 | 国产精品久久久久婷婷二区次| 国产成人鲁色资源国产91色综| 精品福利一区二区三区免费视频| 日精品一区二区| 欧美一区二区在线视频| 免费视频最近日韩| 欧美一区二区三区四区视频 | 欧美成人三级在线| 精品亚洲国内自在自线福利| 日韩一级片在线播放| 麻豆精品视频在线观看视频| 91精品国产黑色紧身裤美女| 美女视频黄免费的久久| 日韩欧美一卡二卡| 狠狠色丁香久久婷婷综合_中| 欧美成人女星排名| 国产一区二区美女诱惑| 中文字幕不卡的av| kk眼镜猥琐国模调教系列一区二区| 日本一区二区电影| 91看片淫黄大片一级在线观看| 亚洲三级视频在线观看| 欧美视频在线一区| 欧美aa在线视频| 久久婷婷一区二区三区| 成人免费视频视频| 亚洲精品免费电影| 欧美一区二区在线看| 狠狠色狠狠色综合日日91app| 欧美国产亚洲另类动漫| 日本福利一区二区| 蜜臀av性久久久久蜜臀aⅴ| 久久免费视频色| 成人免费视频国产在线观看| 亚洲一区二区在线观看视频| 911精品国产一区二区在线| 国产原创一区二区三区| 综合亚洲深深色噜噜狠狠网站| 欧洲色大大久久| 老司机午夜精品| 国产精品国产精品国产专区不蜜 | 亚洲国产综合人成综合网站| 欧美电影免费观看完整版| 大白屁股一区二区视频| 伊人性伊人情综合网| 777xxx欧美| 精品午夜久久福利影院| 日韩伦理电影网| 56国语精品自产拍在线观看| 国模一区二区三区白浆| 亚洲品质自拍视频| 日韩亚洲电影在线| 99久久国产综合色|国产精品| 午夜欧美视频在线观看| 国产视频亚洲色图| 欧美剧情电影在线观看完整版免费励志电影 | 成人av综合在线| 日韩黄色片在线观看| 国产午夜精品福利| 欧美影视一区在线| 丰满少妇久久久久久久| 午夜av区久久| 国产精品欧美经典| 日韩天堂在线观看| 色婷婷av久久久久久久| 国产美女主播视频一区| 亚洲电影视频在线| 国产精品人成在线观看免费 | 精品中文字幕一区二区小辣椒| 国产精品成人免费| 精品sm捆绑视频| 欧美日韩国产三级| 99精品国产视频| 国产乱码精品一品二品| 奇米影视一区二区三区| 一区二区高清免费观看影视大全| 精品国产亚洲在线| 欧美麻豆精品久久久久久| av亚洲精华国产精华精| 精品中文字幕一区二区| 午夜视频在线观看一区二区三区| 国产精品理伦片| 精品久久久久久久久久久久包黑料| 欧美色网一区二区| 一本一本大道香蕉久在线精品| 国产一区二区毛片| 久久精品国产亚洲一区二区三区| 亚洲一区二区三区不卡国产欧美| 欧美极品美女视频| 久久精品欧美一区二区三区不卡| 91麻豆精品国产91久久久久久久久| 色一情一伦一子一伦一区| 国产91露脸合集magnet| 国产在线看一区| 麻豆精品一区二区三区| 日韩高清一区在线| 日日骚欧美日韩| 丝袜亚洲另类丝袜在线| 亚洲与欧洲av电影| 亚洲精品国产视频| 亚洲久草在线视频| 最近日韩中文字幕| 亚洲欧美日韩国产手机在线 | 欧美亚洲另类激情小说| 色综合天天综合网天天看片| 国产凹凸在线观看一区二区| 激情文学综合插| 韩国理伦片一区二区三区在线播放 | 不卡在线观看av| 成人免费精品视频| 成人激情小说网站| 成人在线视频一区| 懂色av一区二区夜夜嗨| 高清在线成人网| 懂色av一区二区三区免费观看| 国产黄色成人av| 岛国一区二区在线观看| 大胆亚洲人体视频| 99re8在线精品视频免费播放| av一二三不卡影片| 色综合av在线| 欧美在线视频全部完| 欧美日韩一区三区| 欧美精品aⅴ在线视频| 日韩午夜激情电影| 精品少妇一区二区三区免费观看 | 国产69精品久久久久毛片| 成人国产亚洲欧美成人综合网| 成人免费高清在线| 91在线丨porny丨国产|