亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? xipif_v1_23_b.h

?? u-boot1.3.0的原碼,從配了網絡驅動和FLASH的驅動,并該用ESC竟如
?? H
?? 第 1 頁 / 共 2 頁
字號:
/* $Id: xipif_v1_23_b.h,v 1.1 2002/03/18 23:24:52 linnj Exp $ *//********************************************************************************	XILINX IS PROVIDING THIS DESIGN, CODE, OR INFORMATION "AS IS"*	AS A COURTESY TO YOU, SOLELY FOR USE IN DEVELOPING PROGRAMS AND*	SOLUTIONS FOR XILINX DEVICES.  BY PROVIDING THIS DESIGN, CODE,*	OR INFORMATION AS ONE POSSIBLE IMPLEMENTATION OF THIS FEATURE,*	APPLICATION OR STANDARD, XILINX IS MAKING NO REPRESENTATION*	THAT THIS IMPLEMENTATION IS FREE FROM ANY CLAIMS OF INFRINGEMENT,*	AND YOU ARE RESPONSIBLE FOR OBTAINING ANY RIGHTS YOU MAY REQUIRE*	FOR YOUR IMPLEMENTATION.  XILINX EXPRESSLY DISCLAIMS ANY*	WARRANTY WHATSOEVER WITH RESPECT TO THE ADEQUACY OF THE*	IMPLEMENTATION, INCLUDING BUT NOT LIMITED TO ANY WARRANTIES OR*	REPRESENTATIONS THAT THIS IMPLEMENTATION IS FREE FROM CLAIMS OF*	INFRINGEMENT, IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS*	FOR A PARTICULAR PURPOSE.**	(c) Copyright 2002 Xilinx Inc.*	All rights reserved.*******************************************************************************//******************************************************************************** FILENAME:** xipif.h** DESCRIPTION:** The XIpIf component encapsulates the IPIF, which is the standard interface* that IP must adhere to when connecting to a bus.  The purpose of this* component is to encapsulate the IPIF processing such that maintainability* is increased.	 This component does not provide a lot of abstraction from* from the details of the IPIF as it is considered a building block for* device drivers.  A device driver designer must be familiar with the* details of the IPIF hardware to use this component.** The IPIF hardware provides a building block for all hardware devices such* that each device does not need to reimplement these building blocks. The* IPIF contains other building blocks, such as FIFOs and DMA channels, which* are also common to many devices.  These blocks are implemented as separate* hardware blocks and instantiated within the IPIF.  The primary hardware of* the IPIF which is implemented by this software component is the interrupt* architecture.	 Since there are many blocks of a device which may generate* interrupts, all the interrupt processing is contained in the common part* of the device, the IPIF.  This interrupt processing is for the device level* only and does not include any processing for the interrupt controller.** A device is a mechanism such as an Ethernet MAC.  The device is made* up of several parts which include an IPIF and the IP.	 The IPIF contains most* of the device infrastructure which is common to all devices, such as* interrupt processing, DMA channels, and FIFOs.  The infrastructure may also* be referred to as IPIF internal blocks since they are part of the IPIF and* are separate blocks that can be selected based upon the needs of the device.* The IP of the device is the logic that is unique to the device and interfaces* to the IPIF of the device.** In general, there are two levels of registers within the IPIF.  The first* level, referred to as the device level, contains registers which are for the* entire device.  The second level, referred to as the IP level, contains* registers which are specific to the IP of the device.	 The two levels of* registers are designed to be hierarchical such that the device level is* is a more general register set above the more specific registers of the IP.* The IP level of registers provides functionality which is typically common* across all devices and allows IP designers to focus on the unique aspects* of the IP.** Critical Sections** It is the responsibility of the device driver designer to use critical* sections as necessary when calling functions of the IPIF.  This component* does not use critical sections and it does access registers using* read-modify-write operations.	 Calls to IPIF functions from a main thread* and from an interrupt context could produce unpredictable behavior such that* the caller must provide the appropriate critical sections.** Mutual Exclusion** The functions of the IPIF are not thread safe such that the caller of all* functions is responsible for ensuring mutual exclusion for an IPIF.  Mutual* exclusion across multiple IPIF components is not necessary.** NOTES:** None.** MODIFICATION HISTORY:** Ver	Who  Date     Changes* ----- ---- -------- -----------------------------------------------* 1.23b jhl  02/27/01 Repartioned to minimize size*******************************************************************************/#ifndef XIPIF_H			/* prevent circular inclusions */#define XIPIF_H			/* by using protection macros *//***************************** Include Files *********************************/#include "xbasic_types.h"#include "xstatus.h"#include "xversion.h"/************************** Constant Definitions *****************************//* the following constants define the register offsets for the registers of the * IPIF, there are some holes in the memory map for reserved addresses to allow * other registers to be added and still match the memory map of the interrupt * controller registers */#define XIIF_V123B_DISR_OFFSET	   0UL	/* device interrupt status register */#define XIIF_V123B_DIPR_OFFSET	   4UL	/* device interrupt pending register */#define XIIF_V123B_DIER_OFFSET	   8UL	/* device interrupt enable register */#define XIIF_V123B_DIIR_OFFSET	   24UL /* device interrupt ID register */#define XIIF_V123B_DGIER_OFFSET	   28UL /* device global interrupt enable reg */#define XIIF_V123B_IISR_OFFSET	   32UL /* IP interrupt status register */#define XIIF_V123B_IIER_OFFSET	   40UL /* IP interrupt enable register */#define XIIF_V123B_RESETR_OFFSET   64UL /* reset register */#define XIIF_V123B_RESET_MASK		  0xAUL/* the following constant is used for the device global interrupt enable * register, to enable all interrupts for the device, this is the only bit * in the register */#define XIIF_V123B_GINTR_ENABLE_MASK	  0x80000000UL/* the following constants contain the masks to identify each internal IPIF * condition in the device registers of the IPIF, interrupts are assigned * in the register from LSB to the MSB */#define XIIF_V123B_ERROR_MASK		  1UL	/* LSB of the register *//* The following constants contain interrupt IDs which identify each internal * IPIF condition, this value must correlate with the mask constant for the * error */#define XIIF_V123B_ERROR_INTERRUPT_ID	  0	/* interrupt bit #, (LSB = 0) */#define XIIF_V123B_NO_INTERRUPT_ID	  128	/* no interrupts are pending *//**************************** Type Definitions *******************************//***************** Macros (Inline Functions) Definitions *********************//******************************************************************************** MACRO:** XIIF_V123B_RESET** DESCRIPTION:** Reset the IPIF component and hardware.  This is a destructive operation that* could cause the loss of data since resetting the IPIF of a device also* resets the device using the IPIF and any blocks, such as FIFOs or DMA* channels, within the IPIF.  All registers of the IPIF will contain their* reset value when this function returns.** ARGUMENTS:** RegBaseAddress contains the base address of the IPIF registers.** RETURN VALUE:** None.** NOTES:** None.*******************************************************************************//* the following constant is used in the reset register to cause the IPIF to * reset */#define XIIF_V123B_RESET(RegBaseAddress) \    XIo_Out32(RegBaseAddress + XIIF_V123B_RESETR_OFFSET, XIIF_V123B_RESET_MASK)/******************************************************************************** MACRO:** XIIF_V123B_WRITE_DISR** DESCRIPTION:** This function sets the device interrupt status register to the value.* This register indicates the status of interrupt sources for a device* which contains the IPIF.  The status is independent of whether interrupts* are enabled and could be used for polling a device at a higher level rather* than a more detailed level.** Each bit of the register correlates to a specific interrupt source within the* device which contains the IPIF.  With the exception of some internal IPIF* conditions, the contents of this register are not latched but indicate* the live status of the interrupt sources within the device.  Writing any of* the non-latched bits of the register will have no effect on the register.** For the latched bits of this register only, setting a bit which is zero* within this register causes an interrupt to generated.  The device global* interrupt enable register and the device interrupt enable register must be set* appropriately to allow an interrupt to be passed out of the device. The* interrupt is cleared by writing to this register with the bits to be* cleared set to a one and all others to zero.	This register implements a* toggle on write functionality meaning any bits which are set in the value* written cause the bits in the register to change to the opposite state.** This function writes the specified value to the register such that* some bits may be set and others cleared.  It is the caller's responsibility* to get the value of the register prior to setting the value to prevent a* destructive behavior.** ARGUMENTS:** RegBaseAddress contains the base address of the IPIF registers.** Status contains the value to be written to the interrupt status register of* the device.  The only bits which can be written are the latched bits which* contain the internal IPIF conditions.	 The following values may be used to* set the status register or clear an interrupt condition.**   XIIF_V123B_ERROR_MASK     Indicates a device error in the IPIF** RETURN VALUE:** None.** NOTES:** None.*******************************************************************************/#define XIIF_V123B_WRITE_DISR(RegBaseAddress, Status) \    XIo_Out32((RegBaseAddress) + XIIF_V123B_DISR_OFFSET, (Status))/******************************************************************************** MACRO:** XIIF_V123B_READ_DISR** DESCRIPTION:** This function gets the device interrupt status register contents.* This register indicates the status of interrupt sources for a device* which contains the IPIF.  The status is independent of whether interrupts* are enabled and could be used for polling a device at a higher level.** Each bit of the register correlates to a specific interrupt source within the* device which contains the IPIF.  With the exception of some internal IPIF* conditions, the contents of this register are not latched but indicate* the live status of the interrupt sources within the device.** For only the latched bits of this register, the interrupt may be cleared by* writing to these bits in the status register.** ARGUMENTS:** RegBaseAddress contains the base address of the IPIF registers.** RETURN VALUE:** A status which contains the value read from the interrupt status register of* the device. The bit definitions are specific to the device with* the exception of the latched internal IPIF condition bits. The following* values may be used to detect internal IPIF conditions in the status.**   XIIF_V123B_ERROR_MASK     Indicates a device error in the IPIF** NOTES:** None.*******************************************************************************/#define XIIF_V123B_READ_DISR(RegBaseAddress) \    XIo_In32((RegBaseAddress) + XIIF_V123B_DISR_OFFSET)/******************************************************************************** MACRO:** XIIF_V123B_WRITE_DIER** DESCRIPTION:** This function sets the device interrupt enable register contents.* This register controls which interrupt sources of the device are allowed to* generate an interrupt.  The device global interrupt enable register must also* be set appropriately for an interrupt to be passed out of the device.** Each bit of the register correlates to a specific interrupt source within the* device which contains the IPIF.  Setting a bit in this register enables that* interrupt source to generate an interrupt.  Clearing a bit in this register* disables interrupt generation for that interrupt source.** This function writes only the specified value to the register such that* some interrupts source may be enabled and others disabled.  It is the* caller's responsibility to get the value of the interrupt enable register* prior to setting the value to prevent an destructive behavior.** An interrupt source may not be enabled to generate an interrupt, but can* still be polled in the interrupt status register.** ARGUMENTS:** RegBaseAddress contains the base address of the IPIF registers.** Enable contains the value to be written to the interrupt enable register* of the device.  The bit definitions are specific to the device with* the exception of the internal IPIF conditions. The following* values may be used to enable the internal IPIF conditions interrupts.**   XIIF_V123B_ERROR_MASK     Indicates a device error in the IPIF** RETURN VALUE:** None.** NOTES:** Signature: u32 XIIF_V123B_WRITE_DIER(u32 RegBaseAddress,*					  u32 Enable)*******************************************************************************/#define XIIF_V123B_WRITE_DIER(RegBaseAddress, Enable) \    XIo_Out32((RegBaseAddress) + XIIF_V123B_DIER_OFFSET, (Enable))/******************************************************************************** MACRO:** XIIF_V123B_READ_DIER** DESCRIPTION:** This function gets the device interrupt enable register contents.* This register controls which interrupt sources of the device* are allowed to generate an interrupt.	 The device global interrupt enable* register and the device interrupt enable register must also be set* appropriately for an interrupt to be passed out of the device.** Each bit of the register correlates to a specific interrupt source within the* device which contains the IPIF.  Setting a bit in this register enables that* interrupt source to generate an interrupt if the global enable is set* appropriately.  Clearing a bit in this register disables interrupt generation* for that interrupt source regardless of the global interrupt enable.** ARGUMENTS:** RegBaseAddress contains the base address of the IPIF registers.** RETURN VALUE:** The value read from the interrupt enable register of the device.  The bit* definitions are specific to the device with the exception of the internal* IPIF conditions. The following values may be used to determine from the* value if the internal IPIF conditions interrupts are enabled.**   XIIF_V123B_ERROR_MASK     Indicates a device error in the IPIF** NOTES:** None.*******************************************************************************/#define XIIF_V123B_READ_DIER(RegBaseAddress) \    XIo_In32((RegBaseAddress) + XIIF_V123B_DIER_OFFSET)/******************************************************************************** MACRO:** XIIF_V123B_READ_DIPR** DESCRIPTION:

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美一级黄色大片| 欧美大白屁股肥臀xxxxxx| 欧美色区777第一页| 日韩午夜激情电影| 亚洲午夜av在线| 99久久久久久99| 精品久久久久一区二区国产| 夜夜精品视频一区二区 | 激情文学综合丁香| 国产suv精品一区二区三区| 91福利在线观看| 久久综合久久鬼色| 亚洲麻豆国产自偷在线| 激情综合网天天干| 欧美午夜一区二区| 国产日韩成人精品| 视频一区二区三区中文字幕| 国产成人亚洲综合a∨婷婷图片| 色综合天天天天做夜夜夜夜做| 欧美日韩三级在线| 成人欧美一区二区三区视频网页| 日韩中文欧美在线| 91香蕉视频污| 久久影音资源网| 日韩福利视频网| 国产精品主播直播| 91国偷自产一区二区三区成为亚洲经典| 久久久综合网站| 夜夜揉揉日日人人青青一国产精品 | 亚洲欧美日韩国产手机在线 | 色94色欧美sute亚洲13| 国产婷婷一区二区| 美女视频黄 久久| 欧美色区777第一页| 自拍偷拍亚洲欧美日韩| 国产.欧美.日韩| 日韩亚洲欧美一区二区三区| 亚洲国产精品久久一线不卡| 成人小视频免费观看| 日韩午夜在线观看| 秋霞国产午夜精品免费视频| 欧美影视一区在线| 亚洲精品乱码久久久久| 国产成人精品亚洲日本在线桃色 | 首页国产丝袜综合| 色国产精品一区在线观看| 国产精品理论在线观看| 国内久久精品视频| 精品动漫一区二区三区在线观看| 中文字幕视频一区二区三区久| 国产一区二区不卡| 精品国产91洋老外米糕| 捆绑变态av一区二区三区| 欧美一区二区三区视频在线观看| 日本一区中文字幕 | 国产盗摄视频一区二区三区| 日韩亚洲电影在线| 久久精品国产精品亚洲精品| 日韩一区二区三区四区五区六区| 日韩精品五月天| 日韩你懂的在线播放| 午夜精品福利一区二区蜜股av | 久久久美女艺术照精彩视频福利播放| 午夜精品免费在线| 欧美一区二区三区视频在线| 全部av―极品视觉盛宴亚洲| 精品少妇一区二区三区免费观看| 天天色综合天天| 日韩欧美www| 国产在线不卡一区| 国产午夜久久久久| 成人精品一区二区三区四区| 国产精品理伦片| 91欧美激情一区二区三区成人| 亚洲美女视频在线| 欧美午夜影院一区| 亚洲va欧美va天堂v国产综合| 91视频在线观看| 亚洲va国产va欧美va观看| 欧美亚男人的天堂| 日韩和欧美的一区| 91精品国产麻豆国产自产在线| 国产经典欧美精品| 欧美激情在线一区二区| 在线中文字幕不卡| 激情综合色综合久久| 成人欧美一区二区三区白人| 欧美二区三区的天堂| 国产精品资源网| 亚洲一区二区视频在线| 精品少妇一区二区三区在线视频| 成人激情校园春色| 日韩精品乱码免费| 欧美韩日一区二区三区| 欧美日韩一区二区三区高清| 激情五月婷婷综合| 亚洲精品国产成人久久av盗摄| 日韩欧美三级在线| 色一区在线观看| 九九在线精品视频| 亚洲综合一区二区精品导航| 亚洲精品在线观看网站| 色婷婷av一区二区三区gif| 久久国产精品99久久久久久老狼| 17c精品麻豆一区二区免费| 日韩一二三四区| 在线观看日韩av先锋影音电影院| 久久国产成人午夜av影院| 亚洲免费观看高清完整| 久久只精品国产| 91精品国产色综合久久不卡蜜臀 | 午夜不卡av在线| 久久久欧美精品sm网站| 在线播放日韩导航| 91麻豆福利精品推荐| 国产剧情一区在线| 日韩成人一级片| 一区二区三区中文免费| 欧美激情一区三区| 久久久久国产精品麻豆ai换脸| 欧美日韩国产另类不卡| 色乱码一区二区三区88| 国产a级毛片一区| 国产精品影音先锋| 老司机精品视频导航| 日韩电影在线免费观看| 午夜婷婷国产麻豆精品| 一区二区三区电影在线播| 成人欧美一区二区三区| 国产精品蜜臀在线观看| 国产区在线观看成人精品| 久久综合九色综合欧美亚洲| 在线不卡免费欧美| 91精品国产欧美一区二区18 | 97超碰欧美中文字幕| 狠狠网亚洲精品| 另类小说一区二区三区| 亚洲成人在线网站| 亚洲视频在线一区| 亚洲欧美在线视频| 精品国产一区二区三区久久影院| 欧美三级日韩三级| 欧美吻胸吃奶大尺度电影| 91视视频在线直接观看在线看网页在线看 | 一本一道波多野结衣一区二区| a亚洲天堂av| 在线精品观看国产| 欧美日韩欧美一区二区| 91麻豆精品国产91久久久| 日韩欧美激情在线| 久久久国产精品麻豆| 国产精品国产三级国产普通话99| 中文字幕一区二区三区在线观看| 亚洲三级免费观看| 亚洲国产aⅴ成人精品无吗| 天天综合色天天综合色h| 美女免费视频一区二区| 国产一区二区三区免费在线观看 | 欧美视频完全免费看| 精品污污网站免费看| 2024国产精品| 亚洲欧洲日韩在线| 亚洲大片精品永久免费| 免费精品视频在线| 国产成人免费在线观看| 成人午夜av影视| 欧美日韩国产美| 久久久综合网站| 亚洲国产一二三| 国产一二精品视频| 色老汉av一区二区三区| 欧美一级日韩一级| 中文字幕免费不卡| 亚洲线精品一区二区三区八戒| 黑人巨大精品欧美一区| 91蝌蚪国产九色| 欧美电视剧在线看免费| 亚洲视频一区二区在线| 日本不卡在线视频| 99久久精品国产一区二区三区| 欧美日韩国产欧美日美国产精品| 精品久久久久久综合日本欧美| 国产精品国产三级国产aⅴ中文| 亚洲一区二区三区四区五区黄 | 欧美日韩中文字幕精品| 精品久久久久香蕉网| 一级日本不卡的影视| 国产精品一二一区| 欧美男女性生活在线直播观看| 久久久久久久国产精品影院| 亚洲午夜日本在线观看| 波多野结衣一区二区三区| 91精品国产欧美一区二区| 亚洲日本一区二区三区| 老鸭窝一区二区久久精品| 欧美日韩国产精品成人| 亚洲欧洲国产日本综合| 久久99国产精品麻豆| 91免费视频网址| 亚洲国产电影在线观看|