亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? xipif_v1_23_b.h

?? u-boot1.3.0的原碼,從配了網絡驅動和FLASH的驅動,并該用ESC竟如
?? H
?? 第 1 頁 / 共 2 頁
字號:
/* $Id: xipif_v1_23_b.h,v 1.1 2002/03/18 23:24:52 linnj Exp $ *//********************************************************************************	XILINX IS PROVIDING THIS DESIGN, CODE, OR INFORMATION "AS IS"*	AS A COURTESY TO YOU, SOLELY FOR USE IN DEVELOPING PROGRAMS AND*	SOLUTIONS FOR XILINX DEVICES.  BY PROVIDING THIS DESIGN, CODE,*	OR INFORMATION AS ONE POSSIBLE IMPLEMENTATION OF THIS FEATURE,*	APPLICATION OR STANDARD, XILINX IS MAKING NO REPRESENTATION*	THAT THIS IMPLEMENTATION IS FREE FROM ANY CLAIMS OF INFRINGEMENT,*	AND YOU ARE RESPONSIBLE FOR OBTAINING ANY RIGHTS YOU MAY REQUIRE*	FOR YOUR IMPLEMENTATION.  XILINX EXPRESSLY DISCLAIMS ANY*	WARRANTY WHATSOEVER WITH RESPECT TO THE ADEQUACY OF THE*	IMPLEMENTATION, INCLUDING BUT NOT LIMITED TO ANY WARRANTIES OR*	REPRESENTATIONS THAT THIS IMPLEMENTATION IS FREE FROM CLAIMS OF*	INFRINGEMENT, IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS*	FOR A PARTICULAR PURPOSE.**	(c) Copyright 2002 Xilinx Inc.*	All rights reserved.*******************************************************************************//******************************************************************************** FILENAME:** xipif.h** DESCRIPTION:** The XIpIf component encapsulates the IPIF, which is the standard interface* that IP must adhere to when connecting to a bus.  The purpose of this* component is to encapsulate the IPIF processing such that maintainability* is increased.	 This component does not provide a lot of abstraction from* from the details of the IPIF as it is considered a building block for* device drivers.  A device driver designer must be familiar with the* details of the IPIF hardware to use this component.** The IPIF hardware provides a building block for all hardware devices such* that each device does not need to reimplement these building blocks. The* IPIF contains other building blocks, such as FIFOs and DMA channels, which* are also common to many devices.  These blocks are implemented as separate* hardware blocks and instantiated within the IPIF.  The primary hardware of* the IPIF which is implemented by this software component is the interrupt* architecture.	 Since there are many blocks of a device which may generate* interrupts, all the interrupt processing is contained in the common part* of the device, the IPIF.  This interrupt processing is for the device level* only and does not include any processing for the interrupt controller.** A device is a mechanism such as an Ethernet MAC.  The device is made* up of several parts which include an IPIF and the IP.	 The IPIF contains most* of the device infrastructure which is common to all devices, such as* interrupt processing, DMA channels, and FIFOs.  The infrastructure may also* be referred to as IPIF internal blocks since they are part of the IPIF and* are separate blocks that can be selected based upon the needs of the device.* The IP of the device is the logic that is unique to the device and interfaces* to the IPIF of the device.** In general, there are two levels of registers within the IPIF.  The first* level, referred to as the device level, contains registers which are for the* entire device.  The second level, referred to as the IP level, contains* registers which are specific to the IP of the device.	 The two levels of* registers are designed to be hierarchical such that the device level is* is a more general register set above the more specific registers of the IP.* The IP level of registers provides functionality which is typically common* across all devices and allows IP designers to focus on the unique aspects* of the IP.** Critical Sections** It is the responsibility of the device driver designer to use critical* sections as necessary when calling functions of the IPIF.  This component* does not use critical sections and it does access registers using* read-modify-write operations.	 Calls to IPIF functions from a main thread* and from an interrupt context could produce unpredictable behavior such that* the caller must provide the appropriate critical sections.** Mutual Exclusion** The functions of the IPIF are not thread safe such that the caller of all* functions is responsible for ensuring mutual exclusion for an IPIF.  Mutual* exclusion across multiple IPIF components is not necessary.** NOTES:** None.** MODIFICATION HISTORY:** Ver	Who  Date     Changes* ----- ---- -------- -----------------------------------------------* 1.23b jhl  02/27/01 Repartioned to minimize size*******************************************************************************/#ifndef XIPIF_H			/* prevent circular inclusions */#define XIPIF_H			/* by using protection macros *//***************************** Include Files *********************************/#include "xbasic_types.h"#include "xstatus.h"#include "xversion.h"/************************** Constant Definitions *****************************//* the following constants define the register offsets for the registers of the * IPIF, there are some holes in the memory map for reserved addresses to allow * other registers to be added and still match the memory map of the interrupt * controller registers */#define XIIF_V123B_DISR_OFFSET	   0UL	/* device interrupt status register */#define XIIF_V123B_DIPR_OFFSET	   4UL	/* device interrupt pending register */#define XIIF_V123B_DIER_OFFSET	   8UL	/* device interrupt enable register */#define XIIF_V123B_DIIR_OFFSET	   24UL /* device interrupt ID register */#define XIIF_V123B_DGIER_OFFSET	   28UL /* device global interrupt enable reg */#define XIIF_V123B_IISR_OFFSET	   32UL /* IP interrupt status register */#define XIIF_V123B_IIER_OFFSET	   40UL /* IP interrupt enable register */#define XIIF_V123B_RESETR_OFFSET   64UL /* reset register */#define XIIF_V123B_RESET_MASK		  0xAUL/* the following constant is used for the device global interrupt enable * register, to enable all interrupts for the device, this is the only bit * in the register */#define XIIF_V123B_GINTR_ENABLE_MASK	  0x80000000UL/* the following constants contain the masks to identify each internal IPIF * condition in the device registers of the IPIF, interrupts are assigned * in the register from LSB to the MSB */#define XIIF_V123B_ERROR_MASK		  1UL	/* LSB of the register *//* The following constants contain interrupt IDs which identify each internal * IPIF condition, this value must correlate with the mask constant for the * error */#define XIIF_V123B_ERROR_INTERRUPT_ID	  0	/* interrupt bit #, (LSB = 0) */#define XIIF_V123B_NO_INTERRUPT_ID	  128	/* no interrupts are pending *//**************************** Type Definitions *******************************//***************** Macros (Inline Functions) Definitions *********************//******************************************************************************** MACRO:** XIIF_V123B_RESET** DESCRIPTION:** Reset the IPIF component and hardware.  This is a destructive operation that* could cause the loss of data since resetting the IPIF of a device also* resets the device using the IPIF and any blocks, such as FIFOs or DMA* channels, within the IPIF.  All registers of the IPIF will contain their* reset value when this function returns.** ARGUMENTS:** RegBaseAddress contains the base address of the IPIF registers.** RETURN VALUE:** None.** NOTES:** None.*******************************************************************************//* the following constant is used in the reset register to cause the IPIF to * reset */#define XIIF_V123B_RESET(RegBaseAddress) \    XIo_Out32(RegBaseAddress + XIIF_V123B_RESETR_OFFSET, XIIF_V123B_RESET_MASK)/******************************************************************************** MACRO:** XIIF_V123B_WRITE_DISR** DESCRIPTION:** This function sets the device interrupt status register to the value.* This register indicates the status of interrupt sources for a device* which contains the IPIF.  The status is independent of whether interrupts* are enabled and could be used for polling a device at a higher level rather* than a more detailed level.** Each bit of the register correlates to a specific interrupt source within the* device which contains the IPIF.  With the exception of some internal IPIF* conditions, the contents of this register are not latched but indicate* the live status of the interrupt sources within the device.  Writing any of* the non-latched bits of the register will have no effect on the register.** For the latched bits of this register only, setting a bit which is zero* within this register causes an interrupt to generated.  The device global* interrupt enable register and the device interrupt enable register must be set* appropriately to allow an interrupt to be passed out of the device. The* interrupt is cleared by writing to this register with the bits to be* cleared set to a one and all others to zero.	This register implements a* toggle on write functionality meaning any bits which are set in the value* written cause the bits in the register to change to the opposite state.** This function writes the specified value to the register such that* some bits may be set and others cleared.  It is the caller's responsibility* to get the value of the register prior to setting the value to prevent a* destructive behavior.** ARGUMENTS:** RegBaseAddress contains the base address of the IPIF registers.** Status contains the value to be written to the interrupt status register of* the device.  The only bits which can be written are the latched bits which* contain the internal IPIF conditions.	 The following values may be used to* set the status register or clear an interrupt condition.**   XIIF_V123B_ERROR_MASK     Indicates a device error in the IPIF** RETURN VALUE:** None.** NOTES:** None.*******************************************************************************/#define XIIF_V123B_WRITE_DISR(RegBaseAddress, Status) \    XIo_Out32((RegBaseAddress) + XIIF_V123B_DISR_OFFSET, (Status))/******************************************************************************** MACRO:** XIIF_V123B_READ_DISR** DESCRIPTION:** This function gets the device interrupt status register contents.* This register indicates the status of interrupt sources for a device* which contains the IPIF.  The status is independent of whether interrupts* are enabled and could be used for polling a device at a higher level.** Each bit of the register correlates to a specific interrupt source within the* device which contains the IPIF.  With the exception of some internal IPIF* conditions, the contents of this register are not latched but indicate* the live status of the interrupt sources within the device.** For only the latched bits of this register, the interrupt may be cleared by* writing to these bits in the status register.** ARGUMENTS:** RegBaseAddress contains the base address of the IPIF registers.** RETURN VALUE:** A status which contains the value read from the interrupt status register of* the device. The bit definitions are specific to the device with* the exception of the latched internal IPIF condition bits. The following* values may be used to detect internal IPIF conditions in the status.**   XIIF_V123B_ERROR_MASK     Indicates a device error in the IPIF** NOTES:** None.*******************************************************************************/#define XIIF_V123B_READ_DISR(RegBaseAddress) \    XIo_In32((RegBaseAddress) + XIIF_V123B_DISR_OFFSET)/******************************************************************************** MACRO:** XIIF_V123B_WRITE_DIER** DESCRIPTION:** This function sets the device interrupt enable register contents.* This register controls which interrupt sources of the device are allowed to* generate an interrupt.  The device global interrupt enable register must also* be set appropriately for an interrupt to be passed out of the device.** Each bit of the register correlates to a specific interrupt source within the* device which contains the IPIF.  Setting a bit in this register enables that* interrupt source to generate an interrupt.  Clearing a bit in this register* disables interrupt generation for that interrupt source.** This function writes only the specified value to the register such that* some interrupts source may be enabled and others disabled.  It is the* caller's responsibility to get the value of the interrupt enable register* prior to setting the value to prevent an destructive behavior.** An interrupt source may not be enabled to generate an interrupt, but can* still be polled in the interrupt status register.** ARGUMENTS:** RegBaseAddress contains the base address of the IPIF registers.** Enable contains the value to be written to the interrupt enable register* of the device.  The bit definitions are specific to the device with* the exception of the internal IPIF conditions. The following* values may be used to enable the internal IPIF conditions interrupts.**   XIIF_V123B_ERROR_MASK     Indicates a device error in the IPIF** RETURN VALUE:** None.** NOTES:** Signature: u32 XIIF_V123B_WRITE_DIER(u32 RegBaseAddress,*					  u32 Enable)*******************************************************************************/#define XIIF_V123B_WRITE_DIER(RegBaseAddress, Enable) \    XIo_Out32((RegBaseAddress) + XIIF_V123B_DIER_OFFSET, (Enable))/******************************************************************************** MACRO:** XIIF_V123B_READ_DIER** DESCRIPTION:** This function gets the device interrupt enable register contents.* This register controls which interrupt sources of the device* are allowed to generate an interrupt.	 The device global interrupt enable* register and the device interrupt enable register must also be set* appropriately for an interrupt to be passed out of the device.** Each bit of the register correlates to a specific interrupt source within the* device which contains the IPIF.  Setting a bit in this register enables that* interrupt source to generate an interrupt if the global enable is set* appropriately.  Clearing a bit in this register disables interrupt generation* for that interrupt source regardless of the global interrupt enable.** ARGUMENTS:** RegBaseAddress contains the base address of the IPIF registers.** RETURN VALUE:** The value read from the interrupt enable register of the device.  The bit* definitions are specific to the device with the exception of the internal* IPIF conditions. The following values may be used to determine from the* value if the internal IPIF conditions interrupts are enabled.**   XIIF_V123B_ERROR_MASK     Indicates a device error in the IPIF** NOTES:** None.*******************************************************************************/#define XIIF_V123B_READ_DIER(RegBaseAddress) \    XIo_In32((RegBaseAddress) + XIIF_V123B_DIER_OFFSET)/******************************************************************************** MACRO:** XIIF_V123B_READ_DIPR** DESCRIPTION:

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产欧美日韩不卡免费| 精品国产91久久久久久久妲己| 一区二区三区四区在线| 国产剧情av麻豆香蕉精品| 中文字幕一区二区不卡| 精品写真视频在线观看| 国产精品黄色在线观看| 在线视频国内自拍亚洲视频| 欧美性猛片aaaaaaa做受| 久久成人av少妇免费| 久久伊人中文字幕| 91精品办公室少妇高潮对白| 欧美精品xxxxbbbb| 激情亚洲综合在线| 一区二区三区四区不卡在线| 精品国产三级电影在线观看| 91国偷自产一区二区使用方法| 极品少妇xxxx精品少妇| 国产色综合久久| 精品国产乱码久久久久久夜甘婷婷 | 日本成人在线网站| 伊人性伊人情综合网| 日本欧美肥老太交大片| 91精品国产免费久久综合| 欧美亚洲自拍偷拍| 在线欧美日韩国产| 欧美二区三区91| 欧美日韩国产小视频在线观看| www.综合网.com| 色天天综合久久久久综合片| 91看片淫黄大片一级在线观看| 蜜桃视频在线一区| 欧美成人伊人久久综合网| 色综合色综合色综合| 岛国精品在线播放| 高清国产一区二区三区| 爽好久久久欧美精品| 丁香婷婷综合网| 爽爽淫人综合网网站| 婷婷丁香激情综合| 首页国产丝袜综合| 性欧美疯狂xxxxbbbb| 99国产精品久久久久久久久久| av中文一区二区三区| 经典一区二区三区| 免费高清在线一区| 国内国产精品久久| 国产不卡视频在线播放| 麻豆一区二区三区| 国产99精品国产| 中文字幕日本不卡| 最新热久久免费视频| 亚洲黄色免费网站| 中文字幕一区二区三区四区| 日本中文字幕不卡| av在线播放成人| 91精品婷婷国产综合久久性色| 欧洲精品视频在线观看| 国产精品亚洲专一区二区三区| 一本久久a久久精品亚洲| 99这里都是精品| 欧美国产国产综合| 亚洲精选一二三| 久久激情综合网| 成人福利视频网站| 欧美色网站导航| 综合在线观看色| 丝袜美腿亚洲一区二区图片| 一区二区三区电影在线播| 色综合网色综合| 91香蕉视频黄| 久久一区二区三区四区| 夜色激情一区二区| 成人精品小蝌蚪| 精品少妇一区二区三区免费观看| 国产精品灌醉下药二区| 亚洲高清免费一级二级三级| 日本欧美肥老太交大片| 在线观看日韩电影| 欧美国产日韩a欧美在线观看 | 看片网站欧美日韩| 91麻豆精品在线观看| 久久人人97超碰com| 99v久久综合狠狠综合久久| 久久午夜国产精品| 日本不卡一区二区三区高清视频| 91福利在线免费观看| 一区二区三区四区不卡在线 | 欧美另类变人与禽xxxxx| 久久蜜桃av一区二区天堂| 18欧美乱大交hd1984| 欧美日韩国产片| 日韩在线一二三区| 香港成人在线视频| 国产一区激情在线| 亚洲精品一二三四区| 激情小说欧美图片| 国产一区二区三区高清播放| 奇米亚洲午夜久久精品| a4yy欧美一区二区三区| 欧美一级片在线| 亚洲综合另类小说| 日本精品裸体写真集在线观看| 国产精品乱人伦| 日本韩国一区二区三区视频| 日韩伦理av电影| 成人av小说网| 欧美激情在线观看视频免费| 国产成人一级电影| 日韩精品国产精品| 91精品国产综合久久久久久漫画| 欧美日韩国产另类不卡| 91女厕偷拍女厕偷拍高清| 欧美国产一区二区| 91色.com| 久久99久久99| 国产午夜三级一区二区三| 高清在线不卡av| 亚洲一区二区在线免费看| 欧美va亚洲va香蕉在线 | 麻豆精品久久久| 久久婷婷久久一区二区三区| 国产精品一区二区果冻传媒| 亚洲免费av在线| 亚洲宅男天堂在线观看无病毒| 欧美哺乳videos| 色综合天天性综合| 日韩精品福利网| 在线播放91灌醉迷j高跟美女| 青青草国产精品亚洲专区无| 中文字幕乱码亚洲精品一区| 日韩久久久久久| 一区二区三区资源| 久久精品国内一区二区三区 | 91精品在线观看入口| 亚洲chinese男男1069| 欧美三级乱人伦电影| 日本成人中文字幕| 欧美一区二区三区视频在线观看| 偷窥少妇高潮呻吟av久久免费| 欧美电视剧在线观看完整版| 国产一区二区三区观看| 精品国产凹凸成av人网站| 不卡一区在线观看| 国产精品久久久久影院老司| 91国偷自产一区二区开放时间 | 国产女同性恋一区二区| 97久久久精品综合88久久| 亚洲一级不卡视频| 亚洲女与黑人做爰| 亚洲日本乱码在线观看| 国产日韩精品一区| 国产亲近乱来精品视频 | 视频一区在线播放| 1区2区3区精品视频| 亚洲三级电影网站| 亚洲精品视频自拍| 亚洲一区二区在线观看视频| 青青草精品视频| 99久久精品一区二区| 久久久av毛片精品| 久久嫩草精品久久久久| 日韩欧美一区在线观看| 国产成人精品三级麻豆| 成人精品免费看| 91久久精品网| 国产欧美一区二区在线| 99久久精品费精品国产一区二区| 国产精品久久二区二区| 欧美自拍丝袜亚洲| 美国一区二区三区在线播放| 国产精品欧美一区二区三区| 欧美变态tickle挠乳网站| 91成人免费网站| 国产乱码精品一区二区三区忘忧草 | 亚洲色图另类专区| 欧美大片一区二区| 欧美日韩一区二区三区在线| 99久久国产免费看| 韩国女主播成人在线观看| 日日摸夜夜添夜夜添亚洲女人| 亚洲欧美偷拍三级| 国产精品色婷婷久久58| 久久久久久久久伊人| 3d成人动漫网站| 欧美亚洲国产一区二区三区| 成人91在线观看| 高清shemale亚洲人妖| 青青青伊人色综合久久| 亚洲电影你懂得| 一区二区三区产品免费精品久久75| 亚洲国产精品99久久久久久久久 | 日本 国产 欧美色综合| 亚洲自拍都市欧美小说| 蜜臀av性久久久久av蜜臀妖精| 久久久精品欧美丰满| 日韩免费高清av| 日韩亚洲欧美中文三级| 51精品久久久久久久蜜臀| 制服丝袜av成人在线看|