亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? xipif_v1_23_b.h

?? u-boot1.3.0的原碼,從配了網絡驅動和FLASH的驅動,并該用ESC竟如
?? H
?? 第 1 頁 / 共 2 頁
字號:
** This function gets the device interrupt pending register contents.* This register indicates the pending interrupt sources, those that are waiting* to be serviced by the software, for a device which contains the IPIF.* An interrupt must be enabled in the interrupt enable register of the IPIF to* be pending.** Each bit of the register correlates to a specific interrupt source within the* the device which contains the IPIF.  With the exception of some internal IPIF* conditions, the contents of this register are not latched since the condition* is latched in the IP interrupt status register, by an internal block of the* IPIF such as a FIFO or DMA channel, or by the IP of the device.  This register* is read only and is not latched, but it is necessary to acknowledge (clear)* the interrupt condition by performing the appropriate processing for the IP* or block within the IPIF.** This register can be thought of as the contents of the interrupt status* register ANDed with the contents of the interrupt enable register.** ARGUMENTS:** RegBaseAddress contains the base address of the IPIF registers.** RETURN VALUE:** The value read from the interrupt pending register of the device.  The bit* definitions are specific to the device with the exception of the latched* internal IPIF condition bits. The following values may be used to detect* internal IPIF conditions in the value.**   XIIF_V123B_ERROR_MASK     Indicates a device error in the IPIF** NOTES:** None.*******************************************************************************/#define XIIF_V123B_READ_DIPR(RegBaseAddress) \    XIo_In32((RegBaseAddress) + XIIF_V123B_DIPR_OFFSET)/******************************************************************************** MACRO:** XIIF_V123B_READ_DIIR** DESCRIPTION:** This function gets the device interrupt ID for the highest priority interrupt* which is pending from the interrupt ID register. This function provides* priority resolution such that faster interrupt processing is possible.* Without priority resolution, it is necessary for the software to read the* interrupt pending register and then check each interrupt source to determine* if an interrupt is pending.  Priority resolution becomes more important as the* number of interrupt sources becomes larger.** Interrupt priorities are based upon the bit position of the interrupt in the* interrupt pending register with bit 0 being the highest priority. The* interrupt ID is the priority of the interrupt, 0 - 31, with 0 being the* highest priority. The interrupt ID register is live rather than latched such* that multiple calls to this function may not yield the same results.	A* special value, outside of the interrupt priority range of 0 - 31, is* contained in the register which indicates that no interrupt is pending.  This* may be useful for allowing software to continue processing interrupts in a* loop until there are no longer any interrupts pending.** The interrupt ID is designed to allow a function pointer table to be used* in the software such that the interrupt ID is used as an index into that* table.  The function pointer table could contain an instance pointer, such* as to DMA channel, and a function pointer to the function which handles* that interrupt.  This design requires the interrupt processing of the device* driver to be partitioned into smaller more granular pieces based upon* hardware used by the device, such as DMA channels and FIFOs.** It is not mandatory that this function be used by the device driver software.* It may choose to read the pending register and resolve the pending interrupt* priorities on it's own.** ARGUMENTS:** RegBaseAddress contains the base address of the IPIF registers.** RETURN VALUE:** An interrupt ID, 0 - 31, which identifies the highest priority interrupt* which is pending.  A value of XIIF_NO_INTERRUPT_ID indicates that there is* no interrupt pending. The following values may be used to identify the* interrupt ID for the internal IPIF interrupts.**   XIIF_V123B_ERROR_INTERRUPT_ID     Indicates a device error in the IPIF** NOTES:** None.*******************************************************************************/#define XIIF_V123B_READ_DIIR(RegBaseAddress) \    XIo_In32((RegBaseAddress) + XIIF_V123B_DIIR_OFFSET)/******************************************************************************** MACRO:** XIIF_V123B_GLOBAL_INTR_DISABLE** DESCRIPTION:** This function disables all interrupts for the device by writing to the global* interrupt enable register.  This register provides the ability to disable* interrupts without any modifications to the interrupt enable register such* that it is minimal effort to restore the interrupts to the previous enabled* state.  The corresponding function, XIpIf_GlobalIntrEnable, is provided to* restore the interrupts to the previous enabled state.	 This function is* designed to be used in critical sections of device drivers such that it is* not necessary to disable other device interrupts.** ARGUMENTS:** RegBaseAddress contains the base address of the IPIF registers.** RETURN VALUE:** None.** NOTES:** None.*******************************************************************************/#define XIIF_V123B_GINTR_DISABLE(RegBaseAddress) \    XIo_Out32((RegBaseAddress) + XIIF_V123B_DGIER_OFFSET, 0)/******************************************************************************** MACRO:** XIIF_V123B_GINTR_ENABLE** DESCRIPTION:** This function writes to the global interrupt enable register to enable* interrupts from the device.  This register provides the ability to enable* interrupts without any modifications to the interrupt enable register such* that it is minimal effort to restore the interrupts to the previous enabled* state.  This function does not enable individual interrupts as the interrupt* enable register must be set appropriately.  This function is designed to be* used in critical sections of device drivers such that it is not necessary to* disable other device interrupts.** ARGUMENTS:** RegBaseAddress contains the base address of the IPIF registers.** RETURN VALUE:** None.** NOTES:** None.*******************************************************************************/#define XIIF_V123B_GINTR_ENABLE(RegBaseAddress)		  \    XIo_Out32((RegBaseAddress) + XIIF_V123B_DGIER_OFFSET, \	       XIIF_V123B_GINTR_ENABLE_MASK)/******************************************************************************** MACRO:** XIIF_V123B_IS_GINTR_ENABLED** DESCRIPTION:** This function determines if interrupts are enabled at the global level by* reading the gloabl interrupt register. This register provides the ability to* disable interrupts without any modifications to the interrupt enable register* such that it is minimal effort to restore the interrupts to the previous* enabled state.** ARGUMENTS:** RegBaseAddress contains the base address of the IPIF registers.** RETURN VALUE:** XTRUE if interrupts are enabled for the IPIF, XFALSE otherwise.** NOTES:** None.*******************************************************************************/#define XIIF_V123B_IS_GINTR_ENABLED(RegBaseAddress)		\    (XIo_In32((RegBaseAddress) + XIIF_V123B_DGIER_OFFSET) ==	\	      XIIF_V123B_GINTR_ENABLE_MASK)/******************************************************************************** MACRO:** XIIF_V123B_WRITE_IISR** DESCRIPTION:** This function sets the IP interrupt status register to the specified value.* This register indicates the status of interrupt sources for the IP of the* device.  The IP is defined as the part of the device that connects to the* IPIF.	 The status is independent of whether interrupts are enabled such that* the status register may also be polled when interrupts are not enabled.** Each bit of the register correlates to a specific interrupt source within the* IP.  All bits of this register are latched. Setting a bit which is zero* within this register causes an interrupt to be generated.  The device global* interrupt enable register and the device interrupt enable register must be set* appropriately to allow an interrupt to be passed out of the device. The* interrupt is cleared by writing to this register with the bits to be* cleared set to a one and all others to zero.	This register implements a* toggle on write functionality meaning any bits which are set in the value* written cause the bits in the register to change to the opposite state.** This function writes only the specified value to the register such that* some status bits may be set and others cleared.  It is the caller's* responsibility to get the value of the register prior to setting the value* to prevent an destructive behavior.** ARGUMENTS:** RegBaseAddress contains the base address of the IPIF registers.** Status contains the value to be written to the IP interrupt status* register.  The bit definitions are specific to the device IP.** RETURN VALUE:** None.** NOTES:** None.*******************************************************************************/#define XIIF_V123B_WRITE_IISR(RegBaseAddress, Status) \    XIo_Out32((RegBaseAddress) + XIIF_V123B_IISR_OFFSET, (Status))/******************************************************************************** MACRO:** XIIF_V123B_READ_IISR** DESCRIPTION:** This function gets the contents of the IP interrupt status register.* This register indicates the status of interrupt sources for the IP of the* device.  The IP is defined as the part of the device that connects to the* IPIF. The status is independent of whether interrupts are enabled such* that the status register may also be polled when interrupts are not enabled.** Each bit of the register correlates to a specific interrupt source within the* device.  All bits of this register are latched.  Writing a 1 to a bit within* this register causes an interrupt to be generated if enabled in the interrupt* enable register and the global interrupt enable is set.  Since the status is* latched, each status bit must be acknowledged in order for the bit in the* status register to be updated.  Each bit can be acknowledged by writing a* 0 to the bit in the status register.* ARGUMENTS:** RegBaseAddress contains the base address of the IPIF registers.** RETURN VALUE:** A status which contains the value read from the IP interrupt status register.* The bit definitions are specific to the device IP.** NOTES:** None.*******************************************************************************/#define XIIF_V123B_READ_IISR(RegBaseAddress) \    XIo_In32((RegBaseAddress) + XIIF_V123B_IISR_OFFSET)/******************************************************************************** MACRO:** XIIF_V123B_WRITE_IIER** DESCRIPTION:** This function sets the IP interrupt enable register contents.	 This register* controls which interrupt sources of the IP are allowed to generate an* interrupt.  The global interrupt enable register and the device interrupt* enable register must also be set appropriately for an interrupt to be* passed out of the device containing the IPIF and the IP.** Each bit of the register correlates to a specific interrupt source within the* IP.  Setting a bit in this register enables the interrupt source to generate* an interrupt.	 Clearing a bit in this register disables interrupt generation* for that interrupt source.** This function writes only the specified value to the register such that* some interrupt sources may be enabled and others disabled.  It is the* caller's responsibility to get the value of the interrupt enable register* prior to setting the value to prevent an destructive behavior.** ARGUMENTS:** RegBaseAddress contains the base address of the IPIF registers.** Enable contains the value to be written to the IP interrupt enable register.* The bit definitions are specific to the device IP.** RETURN VALUE:** None.** NOTES:** None.*******************************************************************************/#define XIIF_V123B_WRITE_IIER(RegBaseAddress, Enable) \    XIo_Out32((RegBaseAddress) + XIIF_V123B_IIER_OFFSET, (Enable))/******************************************************************************** MACRO:** XIIF_V123B_READ_IIER** DESCRIPTION:*** This function gets the IP interrupt enable register contents.	 This register* controls which interrupt sources of the IP are allowed to generate an* interrupt.  The global interrupt enable register and the device interrupt* enable register must also be set appropriately for an interrupt to be* passed out of the device containing the IPIF and the IP.** Each bit of the register correlates to a specific interrupt source within the* IP.  Setting a bit in this register enables the interrupt source to generate* an interrupt.	 Clearing a bit in this register disables interrupt generation* for that interrupt source.** ARGUMENTS:** RegBaseAddress contains the base address of the IPIF registers.** RETURN VALUE:** The contents read from the IP interrupt enable register.  The bit definitions* are specific to the device IP.** NOTES:** Signature: u32 XIIF_V123B_READ_IIER(u32 RegBaseAddress)*******************************************************************************/#define XIIF_V123B_READ_IIER(RegBaseAddress) \    XIo_In32((RegBaseAddress) + XIIF_V123B_IIER_OFFSET)/************************** Function Prototypes ******************************//* * Initialization Functions */XStatus XIpIfV123b_SelfTest(u32 RegBaseAddress, u8 IpRegistersWidth);#endif				/* end of protection macro */

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
久久美女艺术照精彩视频福利播放| 一本大道久久精品懂色aⅴ | 久久国产精品99精品国产 | 国产美女视频91| 精品国内二区三区| 国产成人一级电影| 国产精品久久久久一区二区三区共| 成人精品国产一区二区4080| 专区另类欧美日韩| 欧美体内she精视频| 日本vs亚洲vs韩国一区三区 | 国产精品女上位| 色一情一乱一乱一91av| 亚洲图片欧美一区| 日韩色在线观看| 国产精品 欧美精品| √…a在线天堂一区| 欧美日韩中文另类| 精品一区二区三区日韩| 国产人成亚洲第一网站在线播放| 不卡的电视剧免费网站有什么| 亚洲精品中文字幕在线观看| 91精品国产综合久久精品| 国产在线精品免费av| 国产精品久久久久国产精品日日| 91成人看片片| 麻豆成人av在线| 国产精品久久久久aaaa樱花 | 欧美亚洲综合色| 男女性色大片免费观看一区二区 | 日本一二三不卡| 日本韩国欧美一区| 精品一区二区三区免费| 亚洲情趣在线观看| 欧美tickle裸体挠脚心vk| 91香蕉视频在线| 免费高清不卡av| 日韩伦理电影网| 日韩一区二区在线免费观看| 成人美女视频在线观看18| 亚洲成人精品影院| 亚洲国产岛国毛片在线| 欧美精品丝袜中出| www.成人网.com| 国内成+人亚洲+欧美+综合在线| 中文字幕一区在线观看| 欧美一区二区三区视频| 99久久精品免费看国产| 国内外成人在线视频| 亚洲bt欧美bt精品777| 中文字幕欧美日本乱码一线二线| 制服.丝袜.亚洲.另类.中文 | 国产精品―色哟哟| 精品三级在线观看| 欧美精品一卡两卡| 91极品视觉盛宴| hitomi一区二区三区精品| 国产在线视频一区二区| 视频一区二区中文字幕| 一区二区三区四区激情| 国产精品污www在线观看| 欧美成人video| 91精品国产一区二区三区蜜臀| 一本一道波多野结衣一区二区| 成人免费三级在线| 国产乱理伦片在线观看夜一区| 青青国产91久久久久久| 亚洲成人av资源| 亚洲成人激情av| 亚洲中国最大av网站| 亚洲美女区一区| 亚洲精品视频在线观看网站| 国产精品三级在线观看| 国产三级精品三级在线专区| 日韩精品中文字幕在线一区| 制服丝袜亚洲网站| 日韩视频免费观看高清完整版在线观看 | 国产一区二区三区日韩| 五月开心婷婷久久| 亚洲成人av在线电影| 亚洲国产裸拍裸体视频在线观看乱了| 亚洲欧美自拍偷拍色图| 亚洲少妇30p| 一区二区三区**美女毛片| 亚洲视频一区二区在线| 亚洲精品老司机| 亚洲一区二区三区美女| 婷婷开心激情综合| 免费人成网站在线观看欧美高清| 免费观看成人av| 国模大尺度一区二区三区| 久久99精品久久久久久久久久久久| 美女视频网站久久| 国产在线一区二区| 高潮精品一区videoshd| 91婷婷韩国欧美一区二区| 色综合天天综合网国产成人综合天| 色老综合老女人久久久| 午夜亚洲福利老司机| 日韩国产高清影视| 色婷婷综合五月| av在线不卡观看免费观看| 91亚洲大成网污www| 欧美三级午夜理伦三级中视频| 在线播放日韩导航| 337p日本欧洲亚洲大胆精品| 国产日韩视频一区二区三区| 亚洲日本在线看| 日本一区中文字幕| 国产成人午夜视频| 色欲综合视频天天天| 91精品久久久久久蜜臀| 久久久噜噜噜久久中文字幕色伊伊| 国产精品拍天天在线| 亚洲电影欧美电影有声小说| 精品一二线国产| www..com久久爱| 日韩一区二区三区视频在线观看| 久久久不卡网国产精品二区| 亚洲欧美一区二区视频| 日韩av一区二区三区| 国产美女久久久久| 欧美日韩精品一区视频| 精品国产乱码91久久久久久网站| 亚洲三级免费观看| 国产成人综合在线| 欧美私人免费视频| 亚洲精品日产精品乱码不卡| 国产福利一区在线观看| 色综合视频一区二区三区高清| 日韩一区二区三区视频在线观看| 国产精品国模大尺度视频| 亚洲大片在线观看| 成人激情免费视频| 日韩一区二区免费电影| 亚洲精品第1页| 国产精品白丝av| 欧美一级片免费看| 亚洲另类一区二区| 成人黄色777网| 精品女同一区二区| 日日摸夜夜添夜夜添国产精品| 成人av集中营| 久久精品视频在线看| 日韩成人一级片| 欧美午夜不卡视频| 亚洲欧美日韩在线不卡| 国产精品1区二区.| 日韩欧美国产综合| 午夜精品国产更新| 日本大香伊一区二区三区| 中日韩免费视频中文字幕| 狠狠色丁香久久婷婷综合_中| 欧美日韩一区 二区 三区 久久精品| 欧美经典一区二区| 国产精品中文字幕一区二区三区| 91精品国产综合久久久久久久久久| 中文字幕亚洲成人| 成人午夜精品在线| 国产亚洲精品精华液| 国内成+人亚洲+欧美+综合在线 | 666欧美在线视频| 亚洲成av人片| 在线国产亚洲欧美| 一区二区三区久久| 色综合久久久久网| 一区在线中文字幕| 成人免费福利片| 国产精品动漫网站| 99在线视频精品| 中文字幕一区二区不卡| 99久久久免费精品国产一区二区| 久久精品水蜜桃av综合天堂| 国产精品77777| 国产精品久久影院| 日本高清不卡一区| 亚洲高清久久久| 欧美久久久久免费| 免费av网站大全久久| 日韩亚洲欧美在线观看| 精品一区二区三区免费毛片爱| 欧美videos大乳护士334| 激情六月婷婷久久| 国产视频一区二区三区在线观看| 国产精品69毛片高清亚洲| 国产日韩三级在线| 97精品久久久久中文字幕| 亚洲精品水蜜桃| 欧美日本一区二区三区| 蜜臀av性久久久久蜜臀av麻豆| 久久综合久久久久88| 成人国产免费视频| 一级女性全黄久久生活片免费| 欧美日韩日日摸| 黑人巨大精品欧美黑白配亚洲| 国产精品久久看| 欧美日韩的一区二区| 激情国产一区二区 | 亚洲欧美另类小说| 欧美日韩精品欧美日韩精品|