亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? xemac_l.h

?? u-boot1.3.0的原碼,從配了網絡驅動和FLASH的驅動,并該用ESC竟如
?? H
?? 第 1 頁 / 共 2 頁
字號:
/********************************************************************************     Author: Xilinx, Inc.***     This program is free software; you can redistribute it and/or modify it*     under the terms of the GNU General Public License as published by the*     Free Software Foundation; either version 2 of the License, or (at your*     option) any later version.***     XILINX IS PROVIDING THIS DESIGN, CODE, OR INFORMATION "AS IS" AS A*     COURTESY TO YOU. BY PROVIDING THIS DESIGN, CODE, OR INFORMATION AS*     ONE POSSIBLE IMPLEMENTATION OF THIS FEATURE, APPLICATION OR STANDARD,*     XILINX IS MAKING NO REPRESENTATION THAT THIS IMPLEMENTATION IS FREE*     FROM ANY CLAIMS OF INFRINGEMENT, AND YOU ARE RESPONSIBLE FOR OBTAINING*     ANY THIRD PARTY RIGHTS YOU MAY REQUIRE FOR YOUR IMPLEMENTATION.*     XILINX EXPRESSLY DISCLAIMS ANY WARRANTY WHATSOEVER WITH RESPECT TO*     THE ADEQUACY OF THE IMPLEMENTATION, INCLUDING BUT NOT LIMITED TO ANY*     WARRANTIES OR REPRESENTATIONS THAT THIS IMPLEMENTATION IS FREE FROM*     CLAIMS OF INFRINGEMENT, IMPLIED WARRANTIES OF MERCHANTABILITY AND*     FITNESS FOR A PARTICULAR PURPOSE.***     Xilinx hardware products are not intended for use in life support*     appliances, devices, or systems. Use in such applications is*     expressly prohibited.***     (c) Copyright 2002-2004 Xilinx Inc.*     All rights reserved.***     You should have received a copy of the GNU General Public License along*     with this program; if not, write to the Free Software Foundation, Inc.,*     675 Mass Ave, Cambridge, MA 02139, USA.*******************************************************************************//*****************************************************************************//**** @file xemac_l.h** This header file contains identifiers and low-level driver functions (or* macros) that can be used to access the device.  High-level driver functions* are defined in xemac.h.** <pre>* MODIFICATION HISTORY:** Ver	Who  Date     Changes* ----- ---- -------- -----------------------------------------------* 1.00b rpm  04/26/02 First release* 1.00b rmm  09/23/02 Added XEmac_mPhyReset macro* 1.00c rpm  12/05/02 New version includes support for simple DMA* </pre>*******************************************************************************/#ifndef XEMAC_L_H		/* prevent circular inclusions */#define XEMAC_L_H		/* by using protection macros *//***************************** Include Files *********************************/#include "xbasic_types.h"#include "xio.h"/************************** Constant Definitions *****************************//* Offset of the MAC registers from the IPIF base address */#define XEM_REG_OFFSET	   0x1100UL/* * Register offsets for the Ethernet MAC. Each register is 32 bits. */#define XEM_EMIR_OFFSET	  (XEM_REG_OFFSET + 0x0)	/* EMAC Module ID */#define XEM_ECR_OFFSET	  (XEM_REG_OFFSET + 0x4)	/* MAC Control */#define XEM_IFGP_OFFSET	  (XEM_REG_OFFSET + 0x8)	/* Interframe Gap */#define XEM_SAH_OFFSET	  (XEM_REG_OFFSET + 0xC)	/* Station addr, high */#define XEM_SAL_OFFSET	  (XEM_REG_OFFSET + 0x10)	/* Station addr, low */#define XEM_MGTCR_OFFSET  (XEM_REG_OFFSET + 0x14)	/* MII mgmt control */#define XEM_MGTDR_OFFSET  (XEM_REG_OFFSET + 0x18)	/* MII mgmt data */#define XEM_RPLR_OFFSET	  (XEM_REG_OFFSET + 0x1C)	/* Rx packet length */#define XEM_TPLR_OFFSET	  (XEM_REG_OFFSET + 0x20)	/* Tx packet length */#define XEM_TSR_OFFSET	  (XEM_REG_OFFSET + 0x24)	/* Tx status */#define XEM_RMFC_OFFSET	  (XEM_REG_OFFSET + 0x28)	/* Rx missed frames */#define XEM_RCC_OFFSET	  (XEM_REG_OFFSET + 0x2C)	/* Rx collisions */#define XEM_RFCSEC_OFFSET (XEM_REG_OFFSET + 0x30)	/* Rx FCS errors */#define XEM_RAEC_OFFSET	  (XEM_REG_OFFSET + 0x34)	/* Rx alignment errors */#define XEM_TEDC_OFFSET	  (XEM_REG_OFFSET + 0x38)	/* Transmit excess							 * deferral cnt *//* * Register offsets for the IPIF components */#define XEM_ISR_OFFSET		 0x20UL /* Interrupt status */#define XEM_DMA_OFFSET		 0x2300UL#define XEM_DMA_SEND_OFFSET	 (XEM_DMA_OFFSET + 0x0) /* DMA send channel */#define XEM_DMA_RECV_OFFSET	 (XEM_DMA_OFFSET + 0x40)	/* DMA recv channel */#define XEM_PFIFO_OFFSET	 0x2000UL#define XEM_PFIFO_TXREG_OFFSET	 (XEM_PFIFO_OFFSET + 0x0)	/* Tx registers */#define XEM_PFIFO_RXREG_OFFSET	 (XEM_PFIFO_OFFSET + 0x10)	/* Rx registers */#define XEM_PFIFO_TXDATA_OFFSET	 (XEM_PFIFO_OFFSET + 0x100)	/* Tx keyhole */#define XEM_PFIFO_RXDATA_OFFSET	 (XEM_PFIFO_OFFSET + 0x200)	/* Rx keyhole *//* * EMAC Module Identification Register (EMIR) */#define XEM_EMIR_VERSION_MASK	 0xFFFF0000UL	/* Device version */#define XEM_EMIR_TYPE_MASK	 0x0000FF00UL	/* Device type *//* * EMAC Control Register (ECR) */#define XEM_ECR_FULL_DUPLEX_MASK	 0x80000000UL	/* Full duplex mode */#define XEM_ECR_XMIT_RESET_MASK		 0x40000000UL	/* Reset transmitter */#define XEM_ECR_XMIT_ENABLE_MASK	 0x20000000UL	/* Enable transmitter */#define XEM_ECR_RECV_RESET_MASK		 0x10000000UL	/* Reset receiver */#define XEM_ECR_RECV_ENABLE_MASK	 0x08000000UL	/* Enable receiver */#define XEM_ECR_PHY_ENABLE_MASK		 0x04000000UL	/* Enable PHY */#define XEM_ECR_XMIT_PAD_ENABLE_MASK	 0x02000000UL	/* Enable xmit pad insert */#define XEM_ECR_XMIT_FCS_ENABLE_MASK	 0x01000000UL	/* Enable xmit FCS insert */#define XEM_ECR_XMIT_ADDR_INSERT_MASK	 0x00800000UL	/* Enable xmit source addr							 * insertion */#define XEM_ECR_XMIT_ERROR_INSERT_MASK	 0x00400000UL	/* Insert xmit error */#define XEM_ECR_XMIT_ADDR_OVWRT_MASK	 0x00200000UL	/* Enable xmit source addr							 * overwrite */#define XEM_ECR_LOOPBACK_MASK		 0x00100000UL	/* Enable internal							 * loopback */#define XEM_ECR_RECV_STRIP_ENABLE_MASK	 0x00080000UL	/* Enable recv pad/fcs strip */#define XEM_ECR_UNICAST_ENABLE_MASK	 0x00020000UL	/* Enable unicast addr */#define XEM_ECR_MULTI_ENABLE_MASK	 0x00010000UL	/* Enable multicast addr */#define XEM_ECR_BROAD_ENABLE_MASK	 0x00008000UL	/* Enable broadcast addr */#define XEM_ECR_PROMISC_ENABLE_MASK	 0x00004000UL	/* Enable promiscuous mode */#define XEM_ECR_RECV_ALL_MASK		 0x00002000UL	/* Receive all frames */#define XEM_ECR_RESERVED2_MASK		 0x00001000UL	/* Reserved */#define XEM_ECR_MULTI_HASH_ENABLE_MASK	 0x00000800UL	/* Enable multicast hash */#define XEM_ECR_PAUSE_FRAME_MASK	 0x00000400UL	/* Interpret pause frames */#define XEM_ECR_CLEAR_HASH_MASK		 0x00000200UL	/* Clear hash table */#define XEM_ECR_ADD_HASH_ADDR_MASK	 0x00000100UL	/* Add hash table address *//* * Interframe Gap Register (IFGR) */#define XEM_IFGP_PART1_MASK	    0xF8000000UL	/* Interframe Gap Part1 */#define XEM_IFGP_PART1_SHIFT	    27#define XEM_IFGP_PART2_MASK	    0x07C00000UL	/* Interframe Gap Part2 */#define XEM_IFGP_PART2_SHIFT	    22/* * Station Address High Register (SAH) */#define XEM_SAH_ADDR_MASK	    0x0000FFFFUL	/* Station address high bytes *//* * Station Address Low Register (SAL) */#define XEM_SAL_ADDR_MASK	    0xFFFFFFFFUL	/* Station address low bytes *//* * MII Management Control Register (MGTCR) */#define XEM_MGTCR_START_MASK	    0x80000000UL	/* Start/Busy */#define XEM_MGTCR_RW_NOT_MASK	    0x40000000UL	/* Read/Write Not (direction) */#define XEM_MGTCR_PHY_ADDR_MASK	    0x3E000000UL	/* PHY address */#define XEM_MGTCR_PHY_ADDR_SHIFT    25	/* PHY address shift */#define XEM_MGTCR_REG_ADDR_MASK	    0x01F00000UL	/* Register address */#define XEM_MGTCR_REG_ADDR_SHIFT    20	/* Register addr shift */#define XEM_MGTCR_MII_ENABLE_MASK   0x00080000UL	/* Enable MII from EMAC */#define XEM_MGTCR_RD_ERROR_MASK	    0x00040000UL	/* MII mgmt read error *//* * MII Management Data Register (MGTDR) */#define XEM_MGTDR_DATA_MASK	    0x0000FFFFUL	/* MII data *//* * Receive Packet Length Register (RPLR) */#define XEM_RPLR_LENGTH_MASK	    0x0000FFFFUL	/* Receive packet length *//* * Transmit Packet Length Register (TPLR) */#define XEM_TPLR_LENGTH_MASK	    0x0000FFFFUL	/* Transmit packet length *//* * Transmit Status Register (TSR) */#define XEM_TSR_EXCESS_DEFERRAL_MASK 0x80000000UL	/* Transmit excess deferral */#define XEM_TSR_FIFO_UNDERRUN_MASK   0x40000000UL	/* Packet FIFO underrun */#define XEM_TSR_ATTEMPTS_MASK	     0x3E000000UL	/* Transmission attempts */#define XEM_TSR_LATE_COLLISION_MASK  0x01000000UL	/* Transmit late collision *//* * Receive Missed Frame Count (RMFC) */#define XEM_RMFC_DATA_MASK	    0x0000FFFFUL/* * Receive Collision Count (RCC) */#define XEM_RCC_DATA_MASK	    0x0000FFFFUL/* * Receive FCS Error Count (RFCSEC) */#define XEM_RFCSEC_DATA_MASK	    0x0000FFFFUL/* * Receive Alignment Error Count (RALN) */#define XEM_RAEC_DATA_MASK	    0x0000FFFFUL/* * Transmit Excess Deferral Count (TEDC) */#define XEM_TEDC_DATA_MASK	    0x0000FFFFUL/* * EMAC Interrupt Registers (Status and Enable) masks. These registers are * part of the IPIF IP Interrupt registers */#define XEM_EIR_XMIT_DONE_MASK	       0x00000001UL	/* Xmit complete */#define XEM_EIR_RECV_DONE_MASK	       0x00000002UL	/* Recv complete */#define XEM_EIR_XMIT_ERROR_MASK	       0x00000004UL	/* Xmit error */#define XEM_EIR_RECV_ERROR_MASK	       0x00000008UL	/* Recv error */#define XEM_EIR_XMIT_SFIFO_EMPTY_MASK  0x00000010UL	/* Xmit status fifo empty */#define XEM_EIR_RECV_LFIFO_EMPTY_MASK  0x00000020UL	/* Recv length fifo empty */#define XEM_EIR_XMIT_LFIFO_FULL_MASK   0x00000040UL	/* Xmit length fifo full */

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产午夜精品一区二区| 色呦呦日韩精品| 精品国产露脸精彩对白 | 国产电影一区在线| 精品国产乱码久久久久久闺蜜| 久久精品免费观看| 国产日韩一级二级三级| 99久久久久久| 亚洲午夜一区二区三区| 欧美一区二区三区四区久久| 久久99久久99精品免视看婷婷 | 欧美成人vr18sexvr| 国产一区不卡视频| 日韩久久一区二区| 欧美日韩美女一区二区| 精品一区二区三区在线视频| 中文乱码免费一区二区| 欧美在线免费观看视频| 日本成人中文字幕| 欧美激情中文字幕| 欧美精品丝袜久久久中文字幕| 极品少妇xxxx精品少妇| 亚洲日本电影在线| 日韩欧美在线123| 国产成人在线免费观看| 亚洲影院免费观看| 久久久久国产精品人| 在线欧美日韩精品| 国精产品一区一区三区mba视频 | 欧美日韩一区二区在线观看视频| 九一久久久久久| 亚洲欧美成人一区二区三区| 欧美一级精品在线| 色94色欧美sute亚洲线路一久| 久久精品国产色蜜蜜麻豆| 中文字幕一区二区三区在线不卡 | 欧美一区二区三级| 91蜜桃网址入口| 久久国产夜色精品鲁鲁99| 亚洲欧美激情小说另类| 久久久亚洲欧洲日产国码αv| 亚洲午夜在线视频| 亚洲国产精品一区二区www在线| 在线综合视频播放| 欧美日韩在线观看一区二区 | 欧美日本一区二区在线观看| 国产精品资源在线看| 亚洲日本丝袜连裤袜办公室| 精品国产乱码久久久久久免费| 色综合久久久久综合99| 国产精品1024久久| 美国一区二区三区在线播放| 亚洲精品成a人| 国产精品美女一区二区在线观看| 日韩欧美一区在线观看| 欧美日韩精品专区| 在线精品观看国产| av色综合久久天堂av综合| 国内成人精品2018免费看| 日本aⅴ免费视频一区二区三区| 亚洲欧美日韩中文字幕一区二区三区 | 欧美一区二区三区四区高清| 欧美在线免费观看视频| 色激情天天射综合网| 97精品视频在线观看自产线路二| 国产福利一区二区三区视频在线| 精品综合免费视频观看| 日韩avvvv在线播放| 亚洲国产成人va在线观看天堂| 亚洲码国产岛国毛片在线| 最新中文字幕一区二区三区| 国产精品丝袜久久久久久app| 日韩精品专区在线影院观看| 91精品国产欧美日韩| 欧美日本一区二区| 欧美猛男gaygay网站| 精品视频在线看| 欧美精品乱人伦久久久久久| 欧美精品777| 欧美一区二区免费观在线| 日韩一区二区精品在线观看| 日韩一级完整毛片| 日韩欧美国产一区二区在线播放| 欧美一区二区三区的| 欧美成人欧美edvon| 日韩久久精品一区| 久久久久久免费网| 国产精品国产自产拍在线| 亚洲欧美视频一区| 亚洲图片一区二区| 日本欧美大码aⅴ在线播放| 久久精品国产免费看久久精品| 久久99久久99| 成人av影院在线| 色老汉av一区二区三区| 欧美区一区二区三区| 日韩亚洲电影在线| 国产人成一区二区三区影院| 中文字幕日韩精品一区 | 精品视频色一区| 日韩欧美一二三四区| 久久精品欧美日韩精品 | 91福利在线导航| 91精品国产综合久久福利| 欧美哺乳videos| 国产欧美日韩在线观看| 亚洲制服丝袜一区| 久久99国内精品| 99综合影院在线| 777奇米四色成人影色区| 久久综合九色欧美综合狠狠| 亚洲免费观看高清完整版在线| 日韩专区一卡二卡| 国产凹凸在线观看一区二区| 欧美午夜在线观看| 久久青草国产手机看片福利盒子| 亚洲欧美日韩中文字幕一区二区三区 | 91.麻豆视频| 国产精品每日更新| 日本不卡一二三| 91网页版在线| 欧美不卡一区二区三区| 亚洲另类在线制服丝袜| 狠狠色丁香久久婷婷综| 欧洲亚洲精品在线| 久久久精品国产99久久精品芒果 | 99久久亚洲一区二区三区青草| 欧美精品第1页| 自拍偷拍欧美激情| 久久精品国产成人一区二区三区| 一本大道久久精品懂色aⅴ| 久久亚洲精精品中文字幕早川悠里 | 欧美三区免费完整视频在线观看| 久久亚洲综合色| 午夜一区二区三区在线观看| 粉嫩蜜臀av国产精品网站| 日韩欧美在线网站| 亚洲电影一级片| 97se狠狠狠综合亚洲狠狠| 欧美电影精品一区二区| 伊人开心综合网| 成人免费看片app下载| 精品少妇一区二区三区视频免付费| 亚洲一区自拍偷拍| 色综合久久久网| 国产精品久久久久久久蜜臀| 国产一区二区导航在线播放| 日韩午夜激情免费电影| 日韩av午夜在线观看| 日本特黄久久久高潮| 99精品1区2区| 日本一区二区三区高清不卡| 久久99久久久久| 91精品久久久久久久99蜜桃| 亚洲伊人伊色伊影伊综合网| 色哟哟精品一区| 国产精品对白交换视频| 成人黄色在线看| 国产精品视频在线看| 国产福利一区二区| 国产欧美精品区一区二区三区 | 老司机精品视频线观看86| 欧美蜜桃一区二区三区 | 秋霞午夜av一区二区三区| 欧美美女视频在线观看| 亚洲bdsm女犯bdsm网站| 欧美日韩一区二区在线观看视频| 亚洲一区在线电影| 欧美日韩dvd在线观看| 天天操天天综合网| 日韩一区二区三区视频在线| 男女男精品网站| 欧美精品一区二区三| 国产一区二区影院| 欧美国产亚洲另类动漫| av在线播放不卡| 亚洲精品自拍动漫在线| 欧美理论片在线| 美女网站色91| 久久久久国产精品麻豆ai换脸| 成人网在线播放| 亚洲精品网站在线观看| 在线播放国产精品二区一二区四区 | 日韩欧美亚洲一区二区| 国产在线精品不卡| 亚洲欧洲色图综合| 欧美在线视频日韩| 青草国产精品久久久久久| 久久青草国产手机看片福利盒子| 丁香六月久久综合狠狠色| 亚洲乱码国产乱码精品精98午夜| 欧美群妇大交群中文字幕| 国内精品嫩模私拍在线| 中文字幕亚洲区| 91麻豆精品国产91久久久久久久久| 久久精品国产**网站演员| 国产精品久久夜| 91麻豆精品国产91久久久久久久久| 国产精品一二三在| 一区二区三区在线视频观看58 |