亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? f2812的ad程序
?? H
?? 第 1 頁 / 共 3 頁
字號:
   Uint16     RCEB11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEB12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEB13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEB14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEB15:1;      // 15  Receive Channel enable bit   
}; 

union RCERB_REG {
   Uint16                all;
   struct  RCERB_BITS  bit;
};

// XCERA control register bit definitions:
struct  XCERA_BITS {       // bit description
   Uint16     XCEA0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEA1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEA2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEA3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEA4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEA5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEA6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEA7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEA8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEA9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEA10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEA11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEA12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEA13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEA14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEA15:1;      // 15  Receive Channel enable bit 
}; 

union XCERA_REG {
   Uint16                all;
   struct  XCERA_BITS  bit;
};  

// XCERB control register bit definitions:
struct  XCERB_BITS {       // bit description
   Uint16     XCEB0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEB1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEB2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEB3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEB4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEB5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEB6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEB7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEB8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEB9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEB10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEB11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEB12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEB13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEB14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEB15:1;      // 15  Receive Channel enable bit 
}; 

union XCERB_REG {
   Uint16                all;
   struct  XCERB_BITS  bit;
};
  
// PCR1 control register bit definitions:
struct  PCR1_BITS {        // bit description
   Uint16     CLKRP:1;       // 0   Receive Clock polarity
   Uint16     CLKXP:1;       // 1   Transmit clock polarity  
   Uint16     FSRP:1;        // 2   Receive Frame synchronization polarity  
   Uint16     FSXP:1;        // 3   Transmit Frame synchronization polarity   
   Uint16     DR_STAT:1;     // 4   DR pin status - reserved for this McBSP  
   Uint16     DX_STAT:1;     // 5   DX pin status - reserved for this McBSP  
   Uint16     CLKS_STAT:1;   // 6   CLKS pin status - reserved for 28x -McBSP  
   Uint16     SCLKME:1;      // 7   Enhanced sample clock mode selection bit.
   Uint16     CLKRM:1;       // 8   Receiver Clock Mode 
   Uint16     CLKXM:1;       // 9   Transmitter Clock Mode.  
   Uint16     FSRM:1;        // 10  Receive Frame Synchronization Mode  
   Uint16     FSXM:1;        // 11  Transmit Frame Synchronization Mode
   Uint16     RIOEN:1;       // 12  General Purpose I/O Mode - reserved in this 28x-McBSP    
   Uint16     XIOEN:1;       // 13  General Purpose I/O Mode - reserved in this 28x-McBSP
   Uint16     IDEL_EN:1;     // 14  reserved in this 28x-McBSP
   Uint16     rsvd:1  ;      // 15  reserved
}; 

union PCR1_REG {
   Uint16               all;
   struct  PCR1_BITS  bit;
};
  
// RCERC control register bit definitions:
struct  RCERC_BITS {       // bit description
   Uint16     RCEC0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEC1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEC2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEC3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEC4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEC5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEC6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEC7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEC8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEC9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEC10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEC11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEC12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEC13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEC14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEC15:1;      // 15  Receive Channel enable bit 
}; 

union RCERC_REG {
   Uint16                all;
   struct  RCERC_BITS  bit;
};  

// RCERD control register bit definitions:
struct  RCERD_BITS {       // bit description
   Uint16     RCED0:1;       // 0   Receive Channel enable bit  
   Uint16     RCED1:1;       // 1   Receive Channel enable bit  
   Uint16     RCED2:1;       // 2   Receive Channel enable bit  
   Uint16     RCED3:1;       // 3   Receive Channel enable bit   
   Uint16     RCED4:1;       // 4   Receive Channel enable bit  
   Uint16     RCED5:1;       // 5   Receive Channel enable bit  
   Uint16     RCED6:1;       // 6   Receive Channel enable bit  
   Uint16     RCED7:1;       // 7   Receive Channel enable bit 
   Uint16     RCED8:1;       // 8   Receive Channel enable bit  
   Uint16     RCED9:1;       // 9   Receive Channel enable bit  
   Uint16     RCED10:1;      // 10  Receive Channel enable bit  
   Uint16     RCED11:1;      // 11  Receive Channel enable bit 
   Uint16     RCED12:1;      // 12  Receive Channel enable bit  
   Uint16     RCED13:1;      // 13  Receive Channel enable bit  
   Uint16     RCED14:1;      // 14  Receive Channel enable bit  
   Uint16     RCED15:1;      // 15  Receive Channel enable bit 
}; 

union RCERD_REG {
   Uint16                all;
   struct  RCERD_BITS  bit;
};

// XCERC control register bit definitions:
struct  XCERC_BITS {       // bit description
   Uint16     XCEC0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEC1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEC2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEC3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEC4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEC5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEC6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEC7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEC8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEC9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEC10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEC11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEC12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEC13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEC14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEC15:1;      // 15  Receive Channel enable bit 
}; 

union XCERC_REG {
   Uint16                all;
   struct  XCERC_BITS  bit;
};  

// XCERD control register bit definitions:
struct  XCERD_BITS {       // bit description
   Uint16     XCED0:1;       // 0   Receive Channel enable bit  
   Uint16     XCED1:1;       // 1   Receive Channel enable bit  
   Uint16     XCED2:1;       // 2   Receive Channel enable bit  
   Uint16     XCED3:1;       // 3   Receive Channel enable bit   
   Uint16     XCED4:1;       // 4   Receive Channel enable bit  
   Uint16     XCED5:1;       // 5   Receive Channel enable bit  
   Uint16     XCED6:1;       // 6   Receive Channel enable bit  
   Uint16     XCED7:1;       // 7   Receive Channel enable bit 
   Uint16     XCED8:1;       // 8   Receive Channel enable bit  
   Uint16     XCED9:1;       // 9   Receive Channel enable bit  
   Uint16     XCED10:1;      // 10  Receive Channel enable bit  
   Uint16     XCED11:1;      // 11  Receive Channel enable bit 
   Uint16     XCED12:1;      // 12  Receive Channel enable bit  
   Uint16     XCED13:1;      // 13  Receive Channel enable bit  
   Uint16     XCED14:1;      // 14  Receive Channel enable bit  
   Uint16     XCED15:1;      // 15  Receive Channel enable bit 
}; 

union XCERD_REG {
   Uint16                all;
   struct  XCERD_BITS  bit;
};
  
// RCERE control register bit definitions:
struct  RCERE_BITS {       // bit description
   Uint16     RCEE0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEE1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEE2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEE3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEE4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEE5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEE6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEE7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEE8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEE9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEE10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEE11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEE12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEE13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEE14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEE15:1;      // 15  Receive Channel enable bit 
}; 

union RCERE_REG {
   Uint16                all;
   struct  RCERE_BITS  bit;
};  

// RCERF control register bit definitions:
struct  RCERF_BITS {       // bit   description
   Uint16     RCEF0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEF15:1;      // 15  Receive Channel enable bit 
}; 

union RCERF_REG {
   Uint16                all;
   struct  RCERF_BITS  bit;
};

// XCERE control register bit definitions:
struct  XCERE_BITS {       // bit description
   Uint16     XCEE0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEE1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEE2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEE3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEE4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEE5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEE6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEE7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEE8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEE9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEE10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEE11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEE12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEE13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEE14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEE15:1;      // 15  Receive Channel enable bit 
}; 

union XCERE_REG {
   Uint16                all;

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
久久久久久影视| 亚洲欧洲一区二区三区| 亚洲精品视频在线观看免费| 欧美日韩免费电影| 日韩一区二区免费电影| 欧美一级黄色片| 91麻豆精品国产自产在线| 欧美午夜在线观看| 国产乱子伦视频一区二区三区| 日本一区二区高清| 亚洲色图视频网站| 国产精品不卡视频| 国产精品综合视频| 天堂va蜜桃一区二区三区漫画版| 国产无遮挡一区二区三区毛片日本| 久久午夜老司机| 欧美日韩在线三级| 欧美激情资源网| 美国毛片一区二区| 欧美日韩久久不卡| 中文一区二区完整视频在线观看| 看国产成人h片视频| 91久久精品日日躁夜夜躁欧美| 91福利精品视频| 一本久久综合亚洲鲁鲁五月天| jvid福利写真一区二区三区| 成人国产视频在线观看 | 国产91精品精华液一区二区三区| 风间由美一区二区av101| 成人深夜视频在线观看| 国产在线一区二区综合免费视频| 国产精品一区二区三区网站| 国产盗摄女厕一区二区三区 | 91首页免费视频| 激情亚洲综合在线| 狠狠色伊人亚洲综合成人| 经典三级视频一区| 精品久久久久久久久久久院品网| 国产视频一区二区三区在线观看| 日本中文字幕一区二区有限公司| 国产日韩影视精品| 成人午夜精品在线| 亚洲欧美另类在线| 日韩美一区二区三区| 国产a精品视频| 欧美一区二区三区视频在线| 欧美成人a∨高清免费观看| 国产精品免费丝袜| 日本不卡一区二区三区高清视频| 国内成人精品2018免费看| 91污片在线观看| 国产欧美日韩精品在线| 麻豆一区二区三区| 99精品视频在线播放观看| 成人av影院在线| 欧美一区二区三级| 亚洲夂夂婷婷色拍ww47| 久久久久九九视频| 亚洲精品乱码久久久久久久久| 天堂蜜桃一区二区三区| 91看片淫黄大片一级| 国产无遮挡一区二区三区毛片日本| 免费观看成人鲁鲁鲁鲁鲁视频| 久久久久久久久久美女| 欧美日韩国产精选| 在线观看亚洲成人| 91在线国产福利| 国产91精品在线观看| 久久国产尿小便嘘嘘| 日本亚洲电影天堂| 国产精品无圣光一区二区| 成人一道本在线| 亚洲乱码中文字幕综合| 欧美成人精精品一区二区频| 国产成人免费9x9x人网站视频| 久久久99精品免费观看不卡| 成人黄色小视频| 亚洲综合偷拍欧美一区色| 欧美tk—视频vk| 午夜激情综合网| 国产一区二区在线观看免费| 一区二区三区在线播放| 日韩欧美的一区| 欧美调教femdomvk| 成人免费黄色大片| 日韩一区欧美二区| 亚洲人亚洲人成电影网站色| 欧美sm美女调教| 欧美日精品一区视频| 99久久精品免费看| 国产91精品一区二区麻豆网站| 日韩国产精品91| 亚洲成人免费视频| 依依成人精品视频| 亚洲日本一区二区三区| 亚洲国产精品精华液ab| 精品日韩av一区二区| 在线播放国产精品二区一二区四区 | 欧洲一区二区av| 国产精品白丝jk白祙喷水网站| 日韩黄色在线观看| 午夜精品久久一牛影视| 亚洲欧美日韩综合aⅴ视频| 国产三级三级三级精品8ⅰ区| 欧美一二三在线| 欧美一区二区视频网站| 欧美色图激情小说| 欧美性三三影院| 精品美女一区二区| 在线播放中文一区| 欧美日韩精品久久久| 色八戒一区二区三区| 色欲综合视频天天天| 99久久精品国产网站| 成人看片黄a免费看在线| 国产高清在线观看免费不卡| 精品一区二区三区香蕉蜜桃 | 亚洲永久免费av| 亚洲精品国产a久久久久久| 最近日韩中文字幕| 一区二区三区四区五区视频在线观看| 亚洲欧洲综合另类在线| 夜夜精品视频一区二区| 五月综合激情网| 男人的天堂久久精品| 久久国产日韩欧美精品| 国产在线国偷精品产拍免费yy | 色欧美片视频在线观看| 欧美伊人久久久久久久久影院| 欧美性做爰猛烈叫床潮| 欧美另类变人与禽xxxxx| 欧美一区二区三区在线看| 日韩欧美一区二区三区在线| 欧美成人性福生活免费看| 2024国产精品| 1区2区3区欧美| 亚洲成人777| 国产又黄又大久久| 9人人澡人人爽人人精品| 在线视频综合导航| 精品日韩一区二区三区| 中文字幕日本不卡| 亚洲综合图片区| 国产一区二区在线视频| 成人动漫av在线| 欧美日韩1234| 国产亚洲一区二区三区四区| 综合久久给合久久狠狠狠97色| 午夜日韩在线观看| 国产精华液一区二区三区| 色综合天天综合网国产成人综合天| 欧美日韩亚洲国产综合| 久久亚洲免费视频| 亚洲欧美色图小说| 国内偷窥港台综合视频在线播放| www.久久精品| 日韩午夜中文字幕| 国产精品国产三级国产普通话三级| 亚洲成人1区2区| 成人国产在线观看| 日韩一区二区三区观看| 亚洲欧美色综合| 国产福利视频一区二区三区| 欧美美女网站色| 国产精品国产三级国产| 精品一区二区三区在线播放 | 久久久久成人黄色影片| 亚洲国产精品一区二区www | 欧美理论片在线| 亚洲欧美影音先锋| 久草中文综合在线| 欧美色图激情小说| 中文字幕亚洲欧美在线不卡| 精品亚洲国产成人av制服丝袜| 欧美亚洲国产一卡| 中文字幕av一区二区三区免费看| 三级在线观看一区二区| 91麻豆.com| 国产精品美女久久久久久久| 日韩电影免费在线看| 欧美影院一区二区| 成人欧美一区二区三区1314| 国产一区二区不卡老阿姨| 91精品视频网| 亚洲国产精品一区二区尤物区| 99精品视频在线免费观看| 国产三区在线成人av| 国产老女人精品毛片久久| 日韩精品一区二| 免费观看一级特黄欧美大片| 欧美日韩电影在线播放| 夜夜嗨av一区二区三区中文字幕 | 久久久久综合网| 美女视频黄免费的久久| 欧美裸体bbwbbwbbw| 午夜精品久久久久久久久久久| 在线观看91精品国产入口| 亚洲日本在线a| 欧美性猛交一区二区三区精品| 一区二区三区免费网站|