亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? f2812的ad程序
?? H
?? 第 1 頁 / 共 3 頁
字號:
   struct  XCERE_BITS  bit;
};  

// XCERF control register bit definitions:
struct  XCERF_BITS {       // bit description
   Uint16     XCEF0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEF15:1;      // 15  Receive Channel enable bit 
}; 

union XCERF_REG {
   Uint16                all;
   struct  XCERF_BITS  bit;
};                   

// RCERG control register bit definitions:
struct  RCERG_BITS {       // bit description
   Uint16     RCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEG15:1;      // 15  Receive Channel enable bit 
}; 

union RCERG_REG {
   Uint16                all;
   struct  RCERG_BITS  bit;
};  

// RCERH control register bit definitions:
struct  RCERH_BITS {       // bit description
   Uint16     RCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEH15:1;      // 15  Receive Channel enable bit 
}; 

union RCERH_REG {
   Uint16                all;
   struct  RCERH_BITS  bit;
};

// XCERG control register bit definitions:
struct  XCERG_BITS {       // bit description
   Uint16     XCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEG15:1;      // 15  Receive Channel enable bit 
}; 

union XCERG_REG {
   Uint16                all;
   struct  XCERG_BITS  bit;
};  

// XCERH control register bit definitions:
struct  XCERH_BITS {       // bit description
   Uint16     XCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEH15:1;      // 15  Receive Channel enable bit 
}; 

union XCERH_REG {
   Uint16                all;
   struct  XCERH_BITS  bit;
};

// McBSP FIFO Transmit register bit definitions:
struct  MFFTX_BITS {      // bit   description
   Uint16     IL:5;         // 4:0   Interrupt level
   Uint16     TXFFIENA:1;   // 5     Interrupt enable
   Uint16     INT_CLR:1;    // 6     Clear INT flag
   Uint16     INT:1;        // 7     INT flag
   Uint16     ST:5;         // 12:8  FIFO status
   Uint16     XRESET:1;     // 13    FIFO reset
   Uint16     MFFENA:1;     // 14    Enhancement enable
   Uint16     rsvd:1;       // 15    reserved
}; 

union MFFTX_REG {
   Uint16              all;
   struct MFFTX_BITS bit;
};

// McBSP FIFO recieve register bit definitions:
struct  MFFRX_BITS {      // bits  description
   Uint16 IL:5;             // 4:0   Interrupt level
   Uint16 RXFFIENA:1;       // 5     Interrupt enable
   Uint16 INT_CLR:1;        // 6     Clear INT flag
   Uint16 INT:1;            // 7     INT flag
   Uint16 ST:5;             // 12:8  FIFO status
   Uint16 RRESET:1;         // 13    FIFO reset
   Uint16 OVF_CLR:1;        // 14    Clear overflow
   Uint16 OVF:1;            // 15    FIFO overflow
}; 

union MFFRX_REG {
   Uint16              all;
   struct MFFRX_BITS bit;
};

// McBSP FIFO control register bit definitions:
struct  MFFCT_BITS {      // bits  description
    Uint16 TXDLY:8;         // 7:0   FIFO transmit delay
    Uint16 rsvd:7;          // 15:7  reserved
    Uint16 IACKM:1;         // 15    is IACK mode enable bit
};

union MFFCT_REG {
   Uint16               all;
   struct MFFCT_BITS  bit;
};
   
// McBSP FIFO INTERRUPT control register bit definitions:
struct  MFFINT_BITS {     // bits description
    Uint16     XINT:1;      // 0    XINT  interrupt enable
    Uint16     XEVTA:1;     // 1    XEVTA interrupt enable
    Uint16     RINT:1;      // 2    RINT  interrupt enable
    Uint16     REVTA:1;     // 3    REVTA interrupt enable
    Uint16     rsvd:12;     // 15:4 reserved
};

union MFFINT_REG {
   Uint16                all;
   struct MFFINT_BITS  bit;
};

// McBSP FIFO INTERRUPT status  register bit definitions:
struct  MFFST_BITS {     // bits description
    Uint16     EOBX:1;     // 0    EOBX flag
    Uint16     FSX:1;      // 1    FSX flag
    Uint16     EOBR:1;     // 2    EOBR flag
    Uint16     FSR:1;      // 3    FSR flag
    Uint16     rsvd:12;    // 15:4 reserved
};

union MFFST_REG {
   Uint16              all;
   struct MFFST_BITS bit;
};


//---------------------------------------------------------------------------
// McBSP Register File:
//
struct  MCBSP_REGS {      
   union DRR2_REG    DRR2;     // 0,  MCBSP Data receive register bits 31-16 
   union DRR1_REG    DRR1;     // 1,  MCBSP Data receive register bits 15-0 
   union DXR2_REG    DXR2;     // 2,  MCBSP Data transmit register bits 31-16 
   union DXR1_REG    DXR1;     // 3,  MCBSP Data transmit register bits 15-0 
   union SPCR2_REG   SPCR2;    // 4,  MCBSP control register bits 31-16 
   union SPCR1_REG   SPCR1;    // 5,  MCBSP control register bits 15-0 
   union RCR2_REG    RCR2;     // 6,  MCBSP receive control register bits 31-16 
   union RCR1_REG    RCR1;     // 7,  MCBSP receive control register bits 15-0 
   union XCR2_REG    XCR2;     // 8,  MCBSP transmit control register bits 31-16 
   union XCR1_REG    XCR1;     // 9,  MCBSP transmit control register bits 15-0 
   union SRGR2_REG   SRGR2;    // 10, MCBSP sample rate gen register bits 31-16 
   union SRGR1_REG   SRGR1;    // 11, MCBSP sample rate gen register bits 15-0  
   union MCR2_REG    MCR2;     // 12, MCBSP multichannel register bits 31-16 
   union MCR1_REG    MCR1;     // 13, MCBSP multichannel register bits 15-0    
   union RCERA_REG   RCERA;    // 14, MCBSP Receive channel enable partition A 
   union RCERB_REG   RCERB;    // 15, MCBSP Receive channel enable partition B 
   union XCERA_REG   XCERA;    // 16, MCBSP Transmit channel enable partition A 
   union XCERB_REG   XCERB;    // 17, MCBSP Transmit channel enable partition B            
   union PCR1_REG    PCR1;     // 18, MCBSP Pin control register bits 15-0  
   union RCERC_REG   RCERC;    // 19, MCBSP Receive channel enable partition C 
   union RCERD_REG   RCERD;    // 20, MCBSP Receive channel enable partition D
   union XCERC_REG   XCERC;    // 21, MCBSP Transmit channel enable partition C 
   union XCERD_REG   XCERD;    // 23, MCBSP Transmit channel enable partition D             
   union RCERE_REG   RCERE;    // 24, MCBSP Receive channel enable partition E 
   union RCERF_REG   RCERF;    // 25, MCBSP Receive channel enable partition F
   union XCERE_REG   XCERE;    // 26, MCBSP Transmit channel enable partition E
   union XCERF_REG   XCERF;    // 27, MCBSP Transmit channel enable partition F            
   union RCERG_REG   RCERG;    // 28, MCBSP Receive channel enable partition G
   union RCERH_REG   RCERH;    // 29, MCBSP Receive channel enable partition H
   union XCERG_REG   XCERG;    // 30, MCBSP Transmit channel enable partition G 
   union XCERH_REG   XCERH;    // 31, MCBSP Transmit channel enable partition H             
   Uint16  rsvd1;                // 32, reserved             
   union MFFTX_REG   MFFTX;    // 33, MCBSP Transmit FIFO register bits  
   union MFFRX_REG   MFFRX;    // 34, MCBSP Receive FIFO register bits
   union MFFCT_REG   MFFCT;    // 35, MCBSP FIFO control register bits    
   union MFFINT_REG  MFFINT;   // 36, MCBSP Interrupt register bits  
   union MFFST_REG   MFFST;    // 37, MCBSP Status register bits 
};

//---------------------------------------------------------------------------
// McBSP External References & Function Declarations:
//
extern volatile struct MCBSP_REGS McbspRegs;

#endif  // end of DSP28_MCBSP_H definition

//===========================================================================
// No more.
//===========================================================================

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
日韩视频免费观看高清在线视频| 激情综合网最新| 国产日韩欧美综合一区| 国产一区二区网址| 蜜臀av性久久久久蜜臀av麻豆| 视频一区视频二区中文| 欧美群妇大交群的观看方式| 久久精品噜噜噜成人av农村| 欧美日韩一级二级三级| 欧美性感一区二区三区| 欧美综合一区二区| 欧美日韩日日骚| 在线观看视频欧美| 91久久奴性调教| 欧美伊人久久久久久午夜久久久久| 99国内精品久久| 欧美天堂一区二区三区| 91精品国产日韩91久久久久久| 欧美mv日韩mv| 中文字幕佐山爱一区二区免费| 一区二区三区四区五区视频在线观看| 亚洲精品久久久久久国产精华液| 国产精品高潮呻吟| 亚洲电影视频在线| 国内精品久久久久影院薰衣草| 91在线免费看| 国产乱码精品一区二区三区av| 精品一二线国产| 国v精品久久久网| 亚洲欧美日韩精品久久久久| 日本强好片久久久久久aaa| 成人在线一区二区三区| 91小视频免费观看| 国产三级精品在线| 青青草97国产精品免费观看| 不卡的av电影| 欧美老年两性高潮| 亚洲人成电影网站色mp4| 国产凹凸在线观看一区二区| 欧美一区二区三区白人| 亚洲成人久久影院| 欧美色男人天堂| 日韩va亚洲va欧美va久久| 欧美伊人精品成人久久综合97| 国产欧美一区二区三区鸳鸯浴| 精品一区二区三区免费观看| 欧美精品一区视频| 国产成人在线免费观看| 国产网红主播福利一区二区| 成人免费福利片| 亚洲影视在线观看| 日韩欧美国产小视频| 久久国内精品自在自线400部| 久久久久国产免费免费| 亚洲午夜私人影院| 18涩涩午夜精品.www| 精品国产亚洲在线| 国产精品乱人伦中文| 国产无一区二区| 久久久久久久国产精品影院| 97精品国产露脸对白| 国产精品久久久久久久蜜臀| 午夜激情一区二区| 欧美本精品男人aⅴ天堂| 成人精品视频网站| 色久综合一二码| 国产精品区一区二区三区| 久久久久久毛片| 久久久91精品国产一区二区精品 | 成人一区在线观看| 国产成人精品免费| 日韩电影在线看| 中文字幕欧美激情一区| 久久午夜电影网| 日韩视频免费观看高清完整版| 成人美女在线观看| 国产精品一品二品| 天天亚洲美女在线视频| 久久精品水蜜桃av综合天堂| 91精品国产91久久综合桃花 | 精品国产免费一区二区三区四区| 欧美性受极品xxxx喷水| 欧美日韩成人一区二区| 欧美伊人久久久久久久久影院 | 717成人午夜免费福利电影| 成人国产精品免费观看| 国产精品1024久久| 91网上在线视频| 日本道色综合久久| 欧美另类高清zo欧美| 日韩精品一区二区三区在线观看| 欧美一区二区三区在线观看视频| 樱桃国产成人精品视频| 日韩精品中文字幕在线不卡尤物| 1024成人网| 色综合久久久久网| 久久精品亚洲麻豆av一区二区 | 一二三区精品视频| 一区二区日韩电影| 日韩精品一区二区三区视频在线观看| 亚洲人成人一区二区在线观看| 欧美精品一区二区三| 大陆成人av片| 亚洲午夜免费电影| 精品久久久久久久久久久院品网| 国产成人精品网址| 日韩高清在线电影| 国产欧美日韩不卡免费| 欧美日韩综合色| 国产九色精品成人porny| 一级精品视频在线观看宜春院 | 一区二区三区四区精品在线视频| 欧美高清视频在线高清观看mv色露露十八| 男女男精品网站| 一区在线观看视频| 日韩精品一区二| 欧美性色黄大片手机版| 国产91精品在线观看| 午夜精品视频在线观看| 日本一区二区动态图| 欧美mv和日韩mv国产网站| 欧洲国产伦久久久久久久| 国产成人av一区二区三区在线| 亚洲成av人在线观看| 中文字幕在线不卡一区| 欧美mv日韩mv国产网站| 欧美精品一二三| 色呦呦一区二区三区| 国产高清不卡一区二区| 日韩电影在线观看电影| 夜夜嗨av一区二区三区四季av| 国产亚洲欧美中文| 精品国偷自产国产一区| 5月丁香婷婷综合| 欧美图区在线视频| 色偷偷88欧美精品久久久| 国产成人8x视频一区二区 | 成人激情午夜影院| 精品综合免费视频观看| 午夜电影网亚洲视频| 怡红院av一区二区三区| 亚洲欧洲国产专区| 国产精品美女久久久久久久久| 日韩欧美国产一二三区| 日韩欧美一区中文| 日韩一区二区三区精品视频| 欧美丰满美乳xxx高潮www| 欧美日本一区二区在线观看| 在线精品视频小说1| 欧美亚洲日本一区| 欧美综合色免费| 欧美日韩一区二区三区高清| 欧洲一区二区三区在线| 欧美在线一区二区| 欧美色老头old∨ideo| 欧美日韩国产一区二区三区地区| 在线观看视频欧美| 欧美精品1区2区3区| 欧美一区日韩一区| 26uuu欧美日本| 精品国产一区二区三区久久影院| 久久综合久久综合亚洲| 国产精品电影一区二区三区| 日本一区免费视频| 亚洲欧美怡红院| 亚洲大片精品永久免费| 琪琪久久久久日韩精品| 精品一区二区成人精品| 成人av免费网站| 欧美日韩亚洲丝袜制服| 亚洲精品一区二区三区四区高清| 国产欧美日韩在线看| 成人欧美一区二区三区视频网页| 一区二区三区四区在线| 蜜桃91丨九色丨蝌蚪91桃色| 国产69精品久久久久777| 色乱码一区二区三区88| 日韩欧美国产成人一区二区| 国产日韩在线不卡| 亚洲综合男人的天堂| 精品一区二区三区在线视频| 国产白丝网站精品污在线入口| 日本韩国精品一区二区在线观看| 欧美精品精品一区| 欧美国产97人人爽人人喊| 亚洲一二三级电影| 国产精品69毛片高清亚洲| 色综合网站在线| 日韩免费视频线观看| 亚洲另类春色国产| 激情成人综合网| 欧美午夜片在线看| 久久久久久久电影| 日日夜夜精品视频免费| 成人黄色免费短视频| 日韩免费性生活视频播放| 一区二区三区产品免费精品久久75| 极品少妇xxxx精品少妇| 欧美日韩一区视频| 日韩伦理av电影|