亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? ccio-dma.c

?? 嵌入式系統設計與實例開發源碼
?? C
?? 第 1 頁 / 共 3 頁
字號:
	dump_resmap();#endif}/********************************************************************          CCIO dma_ops support routines*******************************************************************/typedef unsigned long space_t;#define KERNEL_SPACE 0/*** DMA "Page Type" and Hints ** o if SAFE_DMA isn't set, mapping is for FAST_DMA. SAFE_DMA should be**   set for subcacheline DMA transfers since we don't want to damage the**   other part of a cacheline.** o SAFE_DMA must be set for "memory" allocated via pci_alloc_consistent().**   This bit tells U2 to do R/M/W for partial cachelines. "Streaming"**   data can avoid this if the mapping covers full cache lines.** o STOP_MOST is needed for atomicity across cachelines.**   Apperently only "some EISA devices" need this.**   Using CONFIG_ISA is hack. Only the IOA with EISA under it needs**   to use this hint iff the EISA devices needs this feature.**   According to the U2 ERS, STOP_MOST enabled pages hurt performance.** o PREFETCH should *not* be set for cases like Multiple PCI devices**   behind GSCtoPCI (dino) bus converter. Only one cacheline per GSC**   device can be fetched and multiply DMA streams will thrash the**   prefetch buffer and burn memory bandwidth. See 6.7.3 "Prefetch Rules**   and Invalidation of Prefetch Entries".**** FIXME: the default hints need to be per GSC device - not global.** ** HP-UX dorks: linux device driver programming model is totally different**    than HP-UX's. HP-UX always sets HINT_PREFETCH since it's drivers**    do special things to work on non-coherent platforms...linux has to**    be much more careful with this.*/#define IOPDIR_VALID    0x01UL#define HINT_SAFE_DMA   0x02UL	/* used for pci_alloc_consistent() pages */#ifdef CONFIG_ISA	/* EISA support really */#define HINT_STOP_MOST  0x04UL	/* LSL support */#else#define HINT_STOP_MOST  0x00UL	/* only needed for "some EISA devices" */#endif#define HINT_UDPATE_ENB 0x08UL  /* not used/supported by U2 */#define HINT_PREFETCH   0x10UL	/* for outbound pages which are not SAFE *//*** Use direction (ie PCI_DMA_TODEVICE) to pick hint.** ccio_alloc_consistent() depends on this to get SAFE_DMA** when it passes in BIDIRECTIONAL flag.*/static u32 hint_lookup[] = {	[PCI_DMA_BIDIRECTIONAL]  HINT_STOP_MOST | HINT_SAFE_DMA | IOPDIR_VALID,	[PCI_DMA_TODEVICE]       HINT_STOP_MOST | HINT_PREFETCH | IOPDIR_VALID,	[PCI_DMA_FROMDEVICE]     HINT_STOP_MOST | IOPDIR_VALID,	[PCI_DMA_NONE]           0,            /* not valid */};/*** Initialize an I/O Pdir entry**** Given a virtual address (vba, arg2) and space id, (sid, arg1),** load the I/O PDIR entry pointed to by pdir_ptr (arg0). Each IO Pdir** entry consists of 8 bytes as shown below (MSB == bit 0):****** WORD 0:** +------+----------------+-----------------------------------------------+** | Phys | Virtual Index  |               Phys                            |** | 0:3  |     0:11       |               4:19                            |** |4 bits|   12 bits      |              16 bits                          |** +------+----------------+-----------------------------------------------+** WORD 1:** +-----------------------+-----------------------------------------------+** |      Phys    |  Rsvd  | Prefetch |Update |Rsvd  |Lock  |Safe  |Valid  |** |     20:39    |        | Enable   |Enable |      |Enable|DMA   |       |** |    20 bits   | 5 bits | 1 bit    |1 bit  |2 bits|1 bit |1 bit |1 bit  |** +-----------------------+-----------------------------------------------+**** The virtual index field is filled with the results of the LCI** (Load Coherence Index) instruction.  The 8 bits used for the virtual** index are bits 12:19 of the value returned by LCI.*/void CCIO_INLINEccio_io_pdir_entry(u64 *pdir_ptr, space_t sid, void * vba, unsigned long hints){	register unsigned long pa = (volatile unsigned long) vba;	register unsigned long ci; /* coherent index */	/* We currently only support kernel addresses */	ASSERT(sid == 0);	ASSERT(((unsigned long) vba & 0xf0000000UL) == 0xc0000000UL);	mtsp(sid,1);	/*	** WORD 1 - low order word	** "hints" parm includes the VALID bit!	** "dep" clobbers the physical address offset bits as well.	*/	pa = virt_to_phys(vba);	asm volatile("depw  %1,31,12,%0" : "+r" (pa) : "r" (hints));	((u32 *)pdir_ptr)[1] = (u32) pa;	/*	** WORD 0 - high order word	*/#ifdef __LP64__	/*	** get bits 12:15 of physical address	** shift bits 16:31 of physical address	** and deposit them	*/	asm volatile ("extrd,u %1,15,4,%0" : "=r" (ci) : "r" (pa));	asm volatile ("extrd,u %1,31,16,%0" : "+r" (ci) : "r" (ci));	asm volatile ("depd  %1,35,4,%0" : "+r" (pa) : "r" (ci));#else	pa = 0;#endif	/*	** get CPU coherency index bits	** Grab virtual index [0:11]	** Deposit virt_idx bits into I/O PDIR word	*/	asm volatile ("lci 0(%%sr1, %1), %0" : "=r" (ci) : "r" (vba));	asm volatile ("extru %1,19,12,%0" : "+r" (ci) : "r" (ci));	asm volatile ("depw  %1,15,12,%0" : "+r" (pa) : "r" (ci));	((u32 *)pdir_ptr)[0] = (u32) pa;	/* FIXME: PCX_W platforms don't need FDC/SYNC. (eg C360)	**        PCX-U/U+ do. (eg C200/C240)	**        PCX-T'? Don't know. (eg C110 or similar K-class)	**	** See PDC_MODEL/option 0/SW_CAP word for "Non-coherent IO-PDIR bit".	** Hopefully we can patch (NOP) these out at boot time somehow.	**	** "Since PCX-U employs an offset hash that is incompatible with	** the real mode coherence index generation of U2, the PDIR entry	** must be flushed to memory to retain coherence."	*/	asm volatile("fdc 0(%0)" : : "r" (pdir_ptr));	asm volatile("sync");}/*** Remove stale entries from the I/O TLB.** Need to do this whenever an entry in the PDIR is marked invalid.*/static CCIO_INLINE voidccio_clear_io_tlb( struct ccio_device *d, dma_addr_t iovp, size_t byte_cnt){	u32 chain_size = 1 << d->chainid_shift;	iovp &= ~(IOVP_SIZE-1);	/* clear offset bits, just want pagenum */	byte_cnt += chain_size;        while (byte_cnt > chain_size) {		WRITE_U32(CMD_TLB_PURGE | iovp, &d->ccio_hpa->io_command);                iovp += chain_size;		byte_cnt -= chain_size;        }}/*********************************************************** * * Mark the I/O Pdir entries invalid and blow away the * corresponding I/O TLB entries. * * FIXME: at some threshhold it might be "cheaper" to just blow *        away the entire I/O TLB instead of individual entries. * * FIXME: Uturn has 256 TLB entries. We don't need to purge every *        PDIR entry - just once for each possible TLB entry. *        (We do need to maker I/O PDIR entries invalid regardless). ***********************************************************/static CCIO_INLINE voidccio_mark_invalid(struct ccio_device *d, dma_addr_t iova, size_t byte_cnt){	u32 iovp = (u32) CCIO_IOVP(iova);	size_t saved_byte_cnt;	/* round up to nearest page size */	saved_byte_cnt = byte_cnt = (byte_cnt + IOVP_SIZE - 1) & IOVP_MASK;	while (byte_cnt > 0) {		/* invalidate one page at a time */		unsigned int idx = PDIR_INDEX(iovp);		char *pdir_ptr = (char *) &(d->pdir_base[idx]);		ASSERT( idx < (d->pdir_size/sizeof(u64)));		pdir_ptr[7] = 0;	/* clear only VALID bit */		/*		** FIXME: PCX_W platforms don't need FDC/SYNC. (eg C360)		**   PCX-U/U+ do. (eg C200/C240)		** See PDC_MODEL/option 0/SW_CAP for "Non-coherent IO-PDIR bit".		**		** Hopefully someone figures out how to patch (NOP) the		** FDC/SYNC out at boot time.		*/		asm volatile("fdc 0(%0)" : : "r" (pdir_ptr[7]));		iovp     += IOVP_SIZE;		byte_cnt -= IOVP_SIZE;	}	asm volatile("sync");	ccio_clear_io_tlb(d, CCIO_IOVP(iova), saved_byte_cnt);}/********************************************************************          CCIO dma_ops*******************************************************************/void __init ccio_init(void){	register_driver(ccio_drivers_for);}static int ccio_dma_supported( struct pci_dev *dev, u64 mask){	if (dev == NULL) {		printk(MODULE_NAME ": EISA/ISA/et al not supported\n");		BUG();		return(0);	}	dev->dma_mask = mask;   /* save it */	/* only support 32-bit devices (ie PCI/GSC) */	return((int) (mask >= 0xffffffffUL));}/*** Dump a hex representation of the resource map.*/#ifdef DUMP_RESMAPstatic void dump_resmap(){	struct ccio_device *ioa = ccio_list;	unsigned long *res_ptr = (unsigned long *)ioa->res_map;	unsigned long i = 0;	printk("res_map: ");	for(; i < (ioa->res_size / sizeof(unsigned long)); ++i, ++res_ptr)		printk("%08lx ", *res_ptr);	printk("\n");}#endif/*** map_single returns a fully formed IOVA*/static dma_addr_t ccio_map_single(struct pci_dev *dev, void *addr, size_t size, int direction){	struct ccio_device *ioa = ccio_list;  /* FIXME : see Multi-IOC below */	dma_addr_t iovp;	dma_addr_t offset;	u64 *pdir_start;	unsigned long hint = hint_lookup[direction];	int idx;	ASSERT(size > 0);	/* save offset bits */	offset = ((dma_addr_t) addr) & ~IOVP_MASK;	/* round up to nearest IOVP_SIZE */	size = (size + offset + IOVP_SIZE - 1) & IOVP_MASK;	idx = ccio_alloc_range(ioa, size);	iovp = (dma_addr_t) MKIOVP(idx);	DBG_RUN(__FUNCTION__ " 0x%p -> 0x%lx", addr, (long) iovp | offset);	pdir_start = &(ioa->pdir_base[idx]);	/* If not cacheline aligned, force SAFE_DMA on the whole mess */	if ((size % L1_CACHE_BYTES) || ((unsigned long) addr % L1_CACHE_BYTES))		hint |= HINT_SAFE_DMA;	/* round up to nearest IOVP_SIZE */	size = (size + IOVP_SIZE - 1) & IOVP_MASK;	while (size > 0) {		ccio_io_pdir_entry(pdir_start, KERNEL_SPACE, addr, hint);		DBG_RUN(" pdir %p %08x%08x\n",			pdir_start,			(u32) (((u32 *) pdir_start)[0]),			(u32) (((u32 *) pdir_start)[1])			);		addr += IOVP_SIZE;		size -= IOVP_SIZE;		pdir_start++;	}	/* form complete address */	return CCIO_IOVA(iovp, offset);}static void ccio_unmap_single(struct pci_dev *dev, dma_addr_t iova, size_t size, int direction){#ifdef FIXME/* Multi-IOC (ie N-class) :  need to lookup IOC from dev** o If we can't know about lba PCI data structs, that eliminates ->sysdata.** o walking up pcidev->parent dead ends at elroy too** o leaves hashing dev->bus->number into some lookup.**   (may only work for N-class)*/	struct ccio_device *ioa = dev->sysdata#else	struct ccio_device *ioa = ccio_list;#endif	dma_addr_t offset;		offset = iova & ~IOVP_MASK;	/* round up to nearest IOVP_SIZE */	size = (size + offset + IOVP_SIZE - 1) & IOVP_MASK;	/* Mask off offset */	iova &= IOVP_MASK;	DBG_RUN(__FUNCTION__ " iovp 0x%lx\n", (long) iova);#ifdef DELAYED_RESOURCE_CNT	if (ioa->saved_cnt < DELAYED_RESOURCE_CNT) {		ioa->saved_iova[ioa->saved_cnt] = iova;		ioa->saved_size[ioa->saved_cnt] = size;		ccio_saved_cnt++;	} else {		do {#endif			ccio_mark_invalid(ioa, iova, size);			ccio_free_range(ioa, iova, size);#ifdef DELAYED_RESOURCE_CNT			d->saved_cnt--;			iova = ioa->saved_iova[ioa->saved_cnt];			size = ioa->saved_size[ioa->saved_cnt];		} while (ioa->saved_cnt)	}#endif}static void * ccio_alloc_consistent (struct pci_dev *hwdev, size_t size, dma_addr_t *dma_handle){	void *ret;	unsigned long flags;	struct ccio_device *ioa = ccio_list;	DBG_RUN(__FUNCTION__ " size 0x%x\n",  size);#if 0/* GRANT Need to establish hierarchy for non-PCI devs as well** and then provide matching gsc_map_xxx() functions for them as well.*/	if (!hwdev) {		/* only support PCI */		*dma_handle = 0;		return 0;	}#endif	spin_lock_irqsave(&ioa->ccio_lock, flags);	ccio_alloc_size += get_order(size);	spin_unlock_irqrestore(&ioa->ccio_lock, flags);        ret = (void *) __get_free_pages(GFP_ATOMIC, get_order(size));	if (ret) {		memset(ret, 0, size);		*dma_handle = ccio_map_single(hwdev, ret, size, PCI_DMA_BIDIRECTIONAL);	}	DBG_RUN(__FUNCTION__ " ret %p\n",  ret);	return ret;}static void ccio_free_consistent (struct pci_dev *hwdev, size_t size, void *vaddr, dma_addr_t dma_handle){

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
成人免费毛片嘿嘿连载视频| 精品国产成人在线影院 | 偷拍一区二区三区| 欧美久久久久久久久中文字幕| 亚洲美女免费视频| 久久9热精品视频| 久久综合九色综合97婷婷女人| 麻豆国产欧美日韩综合精品二区| 91.麻豆视频| 国产一区二区中文字幕| 久久婷婷国产综合精品青草 | 日韩理论片中文av| 欧美精品久久一区| 国产一区二三区| 亚洲免费av观看| 日韩欧美电影在线| 99久久er热在这里只有精品66| 亚洲人成网站在线| 日韩午夜激情av| 97se狠狠狠综合亚洲狠狠| 偷拍日韩校园综合在线| 久久久久88色偷偷免费| 久久久综合精品| 欧美亚洲图片小说| 丁香五精品蜜臀久久久久99网站| 亚洲女同ⅹxx女同tv| 日韩精品专区在线| 一本到不卡精品视频在线观看| 日本最新不卡在线| 亚洲免费看黄网站| 久久久久99精品一区| 91精品欧美福利在线观看| 本田岬高潮一区二区三区| 九九国产精品视频| 亚洲一区二区五区| 国产精品女同互慰在线看| 欧美日韩免费电影| 色偷偷久久一区二区三区| 成人综合婷婷国产精品久久蜜臀 | 久久先锋资源网| 日韩一区二区精品葵司在线 | 在线观看日韩毛片| av欧美精品.com| 99热这里都是精品| 国产精品一区在线观看乱码| 免费三级欧美电影| 日本不卡免费在线视频| 六月丁香婷婷久久| 日韩欧美的一区| 日韩久久久久久| 精品88久久久久88久久久| 久久日韩粉嫩一区二区三区| 精品少妇一区二区三区日产乱码 | 欧美成人猛片aaaaaaa| 337p亚洲精品色噜噜| 欧美一级夜夜爽| 精品剧情在线观看| 制服丝袜亚洲播放| 美女国产一区二区三区| 国产精品一区在线| av不卡免费在线观看| 色屁屁一区二区| 欧美一级高清片在线观看| 欧美激情在线一区二区| 亚洲在线观看免费视频| 天堂av在线一区| 成人午夜精品在线| 在线精品视频免费观看| 91精品国产一区二区| 久久综合给合久久狠狠狠97色69| 国产日韩精品一区二区三区在线| 日韩毛片在线免费观看| 日本亚洲视频在线| a在线欧美一区| 精品国产乱码久久久久久闺蜜| 最新日韩av在线| 久久精品噜噜噜成人av农村| 一本一道波多野结衣一区二区| 欧美成人综合网站| 亚洲国产aⅴ成人精品无吗| 国产久卡久卡久卡久卡视频精品| 亚洲国产精品黑人久久久| 日韩精品一区第一页| 97精品电影院| 午夜伊人狠狠久久| 欧美福利视频一区| 亚洲日穴在线视频| 国产精品一二三四| 久久伊人蜜桃av一区二区| 亚洲国产欧美在线人成| 成人aaaa免费全部观看| 久久精品一区二区三区不卡牛牛| 天堂成人免费av电影一区| 成人aaaa免费全部观看| 久久九九国产精品| www.av精品| 五月激情综合网| 精品成人一区二区三区四区| 懂色av一区二区三区免费观看| 国产三级一区二区| 成人激情综合网站| 一区二区成人在线视频| 日韩视频一区在线观看| 国产精品资源在线| 亚洲精品亚洲人成人网| 91精品国产综合久久精品麻豆| 久久99精品网久久| av网站一区二区三区| 日韩专区在线视频| 亚洲午夜在线电影| 中文字幕av一区二区三区| 欧美色大人视频| 国产成人在线视频网站| 亚洲国产你懂的| 国产欧美精品日韩区二区麻豆天美| 99久久久久久| 免费观看91视频大全| 中文字幕一区二区三区四区| 欧美一区二区三区四区五区| 91一区二区三区在线播放| 精品中文字幕一区二区小辣椒 | 欧美色图免费看| 国产成人一区二区精品非洲| 午夜精品视频一区| 亚洲欧洲无码一区二区三区| 欧美一级二级在线观看| 色综合久久久网| 国产电影一区在线| 日本视频免费一区| 一区二区三区免费在线观看| 欧美激情资源网| 久久美女高清视频| 久久精品人人做人人综合 | 中文字幕一区二区三区不卡在线| 久久久久久影视| 国产精品第13页| 日韩一区二区在线看| 欧美疯狂做受xxxx富婆| 在线日韩av片| 91网址在线看| 日本精品免费观看高清观看| 99亚偷拍自图区亚洲| fc2成人免费人成在线观看播放| 国产精品99久| 成人av在线播放网站| caoporn国产一区二区| av电影在线观看一区| 97久久精品人人做人人爽50路| av一区二区三区| 色综合久久综合中文综合网| 91丨porny丨中文| 在线免费亚洲电影| 欧美三级韩国三级日本一级| 欧美在线免费观看亚洲| 欧美精品 日韩| 久久久久久久一区| 亚洲人成电影网站色mp4| 一区二区久久久| 久久国产精品72免费观看| 国产成人综合在线播放| 97超碰欧美中文字幕| 欧美日韩免费观看一区二区三区| 欧美日韩精品欧美日韩精品一| 欧美一三区三区四区免费在线看 | 欧美亚洲国产bt| 久久色.com| 亚洲超碰精品一区二区| 国产美女精品在线| 91麻豆123| 久久久久久亚洲综合| 欧美高清性hdvideosex| 欧美一级片在线观看| 中文字幕一区二区三区四区不卡| 日韩国产精品大片| 99re这里只有精品视频首页| 久久在线免费观看| 亚洲一区二区三区四区在线 | 蜜臀av性久久久久av蜜臀妖精| 成人免费的视频| 精品99一区二区| 精品无人码麻豆乱码1区2区| 欧美日韩在线播放一区| 国产精品短视频| 成人蜜臀av电影| 久久精品日韩一区二区三区| 美女一区二区在线观看| 欧美日韩国产首页| 中文字幕在线观看一区| 国产成人av影院| 精品国产青草久久久久福利| 日韩在线播放一区二区| 欧美私人免费视频| 一区二区国产视频| 欧美日韩国产综合久久| 亚洲黄色在线视频| 欧美在线观看一二区| 天堂一区二区在线| 日韩视频在线你懂得| 韩国午夜理伦三级不卡影院| 久久久精品天堂|