亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? sa-1100.h

?? 嵌入式系統設計與實例開發源碼
?? H
?? 第 1 頁 / 共 5 頁
字號:
#if 0           	        	/* Hidden receive FIFO bits        */#define SDDR_EOF	0x00000100	/*  receive End-Of-Frame (read)    */#define SDDR_CRE	0x00000200	/*  receive CRC Error (read)       */#define SDDR_ROR	0x00000400	/*  Receive FIFO Over-Run (read)   */#endif /* 0 */#define SDSR0_EIF	0x00000001	/* Error In FIFO (read)            */#define SDSR0_TUR	0x00000002	/* Transmit FIFO Under-Run         */#define SDSR0_RAB	0x00000004	/* Receive ABort                   */#define SDSR0_TFS	0x00000008	/* Transmit FIFO 1/2-full or less  */                	        	/* Service request (read)          */#define SDSR0_RFS	0x00000010	/* Receive FIFO 1/3-to-2/3-full or */                	        	/* more Service request (read)     */#define SDSR1_RSY	0x00000001	/* Receiver SYnchronized (read)    */#define SDSR1_TBY	0x00000002	/* Transmitter BusY (read)         */#define SDSR1_RNE	0x00000004	/* Receive FIFO Not Empty (read)   */#define SDSR1_TNF	0x00000008	/* Transmit FIFO Not Full (read)   */#define SDSR1_RTD	0x00000010	/* Receive Transition Detected     */#define SDSR1_EOF	0x00000020	/* receive End-Of-Frame (read)     */#define SDSR1_CRE	0x00000040	/* receive CRC Error (read)        */#define SDSR1_ROR	0x00000080	/* Receive FIFO Over-Run (read)    *//* * High-Speed Serial to Parallel controller (HSSP) control registers * * Registers *    Ser2HSCR0 	Serial port 2 High-Speed Serial to Parallel *              	controller (HSSP) Control Register 0 (read/write). *    Ser2HSCR1 	Serial port 2 High-Speed Serial to Parallel *              	controller (HSSP) Control Register 1 (read/write). *    Ser2HSDR  	Serial port 2 High-Speed Serial to Parallel *              	controller (HSSP) Data Register (read/write). *    Ser2HSSR0 	Serial port 2 High-Speed Serial to Parallel *              	controller (HSSP) Status Register 0 (read/write). *    Ser2HSSR1 	Serial port 2 High-Speed Serial to Parallel *              	controller (HSSP) Status Register 1 (read). *    Ser2HSCR2 	Serial port 2 High-Speed Serial to Parallel *              	controller (HSSP) Control Register 2 (read/write). *              	[The HSCR2 register is only implemented in *              	versions 2.0 (rev. = 8) and higher of the StrongARM *              	SA-1100.] */#define Ser2HSCR0	__REG(0x80040060)  /* Ser. port 2 HSSP Control Reg. 0 */#define Ser2HSCR1	__REG(0x80040064)  /* Ser. port 2 HSSP Control Reg. 1 */#define Ser2HSDR	__REG(0x8004006C)  /* Ser. port 2 HSSP Data Reg.      */#define Ser2HSSR0	__REG(0x80040074)  /* Ser. port 2 HSSP Status Reg. 0  */#define Ser2HSSR1	__REG(0x80040078)  /* Ser. port 2 HSSP Status Reg. 1  */#define Ser2HSCR2	__REG(0x90060028)  /* Ser. port 2 HSSP Control Reg. 2 */#define HSCR0_ITR	0x00000001	/* IrDA Transmission Rate          */#define HSCR0_UART	(HSCR0_ITR*0)	/*  UART mode (115.2 kb/s if IrDA) */#define HSCR0_HSSP	(HSCR0_ITR*1)	/*  HSSP mode (4 Mb/s)             */#define HSCR0_LBM	0x00000002	/* Look-Back Mode                  */#define HSCR0_TUS	0x00000004	/* Transmit FIFO Under-run Select  */#define HSCR0_EFrmURn	(HSCR0_TUS*0)	/*  End Frame on Under-Run         */#define HSCR0_AbortURn	(HSCR0_TUS*1)	/*  Abort on Under-Run             */#define HSCR0_TXE	0x00000008	/* Transmit Enable                 */#define HSCR0_RXE	0x00000010	/* Receive Enable                  */#define HSCR0_RIE	0x00000020	/* Receive FIFO 2/5-to-3/5-full or */                	        	/* more Interrupt Enable           */#define HSCR0_TIE	0x00000040	/* Transmit FIFO 1/2-full or less  */                	        	/* Interrupt Enable                */#define HSCR0_AME	0x00000080	/* Address Match Enable            */#define HSCR1_AMV	Fld (8, 0)	/* Address Match Value             */#define HSDR_DATA	Fld (8, 0)	/* receive/transmit DATA FIFOs     */#if 0           	        	/* Hidden receive FIFO bits        */#define HSDR_EOF	0x00000100	/*  receive End-Of-Frame (read)    */#define HSDR_CRE	0x00000200	/*  receive CRC Error (read)       */#define HSDR_ROR	0x00000400	/*  Receive FIFO Over-Run (read)   */#endif /* 0 */#define HSSR0_EIF	0x00000001	/* Error In FIFO (read)            */#define HSSR0_TUR	0x00000002	/* Transmit FIFO Under-Run         */#define HSSR0_RAB	0x00000004	/* Receive ABort                   */#define HSSR0_TFS	0x00000008	/* Transmit FIFO 1/2-full or less  */                	        	/* Service request (read)          */#define HSSR0_RFS	0x00000010	/* Receive FIFO 2/5-to-3/5-full or */                	        	/* more Service request (read)     */#define HSSR0_FRE	0x00000020	/* receive FRaming Error           */#define HSSR1_RSY	0x00000001	/* Receiver SYnchronized (read)    */#define HSSR1_TBY	0x00000002	/* Transmitter BusY (read)         */#define HSSR1_RNE	0x00000004	/* Receive FIFO Not Empty (read)   */#define HSSR1_TNF	0x00000008	/* Transmit FIFO Not Full (read)   */#define HSSR1_EOF	0x00000010	/* receive End-Of-Frame (read)     */#define HSSR1_CRE	0x00000020	/* receive CRC Error (read)        */#define HSSR1_ROR	0x00000040	/* Receive FIFO Over-Run (read)    */#define HSCR2_TXP	0x00040000	/* Transmit data Polarity (TXD_2)  */#define HSCR2_TrDataL	(HSCR2_TXP*0)	/*  Transmit Data active Low       */                	        	/*  (inverted)                     */#define HSCR2_TrDataH	(HSCR2_TXP*1)	/*  Transmit Data active High      */                	        	/*  (non-inverted)                 */#define HSCR2_RXP	0x00080000	/* Receive data Polarity (RXD_2)   */#define HSCR2_RcDataL	(HSCR2_RXP*0)	/*  Receive Data active Low        */                	        	/*  (inverted)                     */#define HSCR2_RcDataH	(HSCR2_RXP*1)	/*  Receive Data active High       */                	        	/*  (non-inverted)                 *//* * Multi-media Communications Port (MCP) control registers * * Registers *    Ser4MCCR0 	Serial port 4 Multi-media Communications Port (MCP) *              	Control Register 0 (read/write). *    Ser4MCDR0 	Serial port 4 Multi-media Communications Port (MCP) *              	Data Register 0 (audio, read/write). *    Ser4MCDR1 	Serial port 4 Multi-media Communications Port (MCP) *              	Data Register 1 (telecom, read/write). *    Ser4MCDR2 	Serial port 4 Multi-media Communications Port (MCP) *              	Data Register 2 (CODEC registers, read/write). *    Ser4MCSR  	Serial port 4 Multi-media Communications Port (MCP) *              	Status Register (read/write). *    Ser4MCCR1 	Serial port 4 Multi-media Communications Port (MCP) *              	Control Register 1 (read/write). *              	[The MCCR1 register is only implemented in *              	versions 2.0 (rev. = 8) and higher of the StrongARM *              	SA-1100.] * * Clocks *    fmc, Tmc  	Frequency, period of the MCP communication (10 MHz, *              	12 MHz, or GPIO [21]). *    faud, Taud	Frequency, period of the audio sampling. *    ftcm, Ttcm	Frequency, period of the telecom sampling. */#define Ser4MCCR0	__REG(0x80060000)  /* Ser. port 4 MCP Control Reg. 0 */#define Ser4MCDR0	__REG(0x80060008)  /* Ser. port 4 MCP Data Reg. 0 (audio) */#define Ser4MCDR1	__REG(0x8006000C)  /* Ser. port 4 MCP Data Reg. 1 (telecom) */#define Ser4MCDR2	__REG(0x80060010)  /* Ser. port 4 MCP Data Reg. 2 (CODEC reg.) */#define Ser4MCSR	__REG(0x80060018)  /* Ser. port 4 MCP Status Reg. */#define Ser4MCCR1	__REG(0x90060030)  /* Ser. port 4 MCP Control Reg. 1 */#define MCCR0_ASD	Fld (7, 0)	/* Audio Sampling rate Divisor/32  */                	        	/* [6..127]                        */                	        	/* faud = fmc/(32*ASD)             */                	        	/* Taud = 32*ASD*Tmc               */#define MCCR0_AudSmpDiv(Div)    	/*  Audio Sampling rate Divisor    */ \                	        	/*  [192..4064]                    */ \                	((Div)/32 << FShft (MCCR0_ASD))                	        	/*  faud = fmc/(32*Floor (Div/32)) */                	        	/*  Taud = 32*Floor (Div/32)*Tmc   */#define MCCR0_CeilAudSmpDiv(Div)	/*  Ceil. of AudSmpDiv [192..4064] */ \                	(((Div) + 31)/32 << FShft (MCCR0_ASD))                	        	/*  faud = fmc/(32*Ceil (Div/32))  */                	        	/*  Taud = 32*Ceil (Div/32)*Tmc    */#define MCCR0_TSD	Fld (7, 8)	/* Telecom Sampling rate           */                	        	/* Divisor/32 [16..127]            */                	        	/* ftcm = fmc/(32*TSD)             */                	        	/* Ttcm = 32*TSD*Tmc               */#define MCCR0_TcmSmpDiv(Div)    	/*  Telecom Sampling rate Divisor  */ \                	        	/*  [512..4064]                    */ \                	((Div)/32 << FShft (MCCR0_TSD))                	        	/*  ftcm = fmc/(32*Floor (Div/32)) */                	        	/*  Ttcm = 32*Floor (Div/32)*Tmc   */#define MCCR0_CeilTcmSmpDiv(Div)	/*  Ceil. of TcmSmpDiv [512..4064] */ \                	(((Div) + 31)/32 << FShft (MCCR0_TSD))                	        	/*  ftcm = fmc/(32*Ceil (Div/32))  */                	        	/*  Ttcm = 32*Ceil (Div/32)*Tmc    */#define MCCR0_MCE	0x00010000	/* MCP Enable                      */#define MCCR0_ECS	0x00020000	/* External Clock Select           */#define MCCR0_IntClk	(MCCR0_ECS*0)	/*  Internal Clock (10 or 12 MHz)  */#define MCCR0_ExtClk	(MCCR0_ECS*1)	/*  External Clock (GPIO [21])     */#define MCCR0_ADM	0x00040000	/* A/D (audio/telecom) data        */                	        	/* sampling/storing Mode           */#define MCCR0_VldBit	(MCCR0_ADM*0)	/*  Valid Bit storing mode         */#define MCCR0_SmpCnt	(MCCR0_ADM*1)	/*  Sampling Counter storing mode  */#define MCCR0_TTE	0x00080000	/* Telecom Transmit FIFO 1/2-full  */                	        	/* or less interrupt Enable        */#define MCCR0_TRE	0x00100000	/* Telecom Receive FIFO 1/2-full   */                	        	/* or more interrupt Enable        */#define MCCR0_ATE	0x00200000	/* Audio Transmit FIFO 1/2-full    */                	        	/* or less interrupt Enable        */#define MCCR0_ARE	0x00400000	/* Audio Receive FIFO 1/2-full or  */                	        	/* more interrupt Enable           */#define MCCR0_LBM	0x00800000	/* Look-Back Mode                  */#define MCCR0_ECP	Fld (2, 24)	/* External Clock Prescaler - 1    */#define MCCR0_ExtClkDiv(Div)    	/*  External Clock Divisor [1..4]  */ \                	(((Div) - 1) << FShft (MCCR0_ECP))#define MCDR0_DATA	Fld (12, 4)	/* receive/transmit audio DATA     */                	        	/* FIFOs                           */#define MCDR1_DATA	Fld (14, 2)	/* receive/transmit telecom DATA   */                	        	/* FIFOs                           */                	        	/* receive/transmit CODEC reg.     */                	        	/* FIFOs:                          */#define MCDR2_DATA	Fld (16, 0)	/*  reg. DATA                      */#define MCDR2_RW	0x00010000	/*  reg. Read/Write (transmit)     */#define MCDR2_Rd	(MCDR2_RW*0)	/*   reg. Read                     */#define MCDR2_Wr	(MCDR2_RW*1)	/*   reg. Write                    */#define MCDR2_ADD	Fld (4, 17)	/*  reg. ADDress                   */#define MCSR_ATS	0x00000001	/* Audio Transmit FIFO 1/2-full    */                	        	/* or less Service request (read)  */#define MCSR_ARS	0x00000002	/* Audio Receive FIFO 1/2-full or  */                	        	/* more Service request (read)     */#define MCSR_TTS	0x00000004	/* Telecom Transmit FIFO 1/2-full  */                	        	/* or less Service request (read)  */#define MCSR_TRS	0x00000008	/* Telecom Receive FIFO 1/2-full   */                	        	/* or more Service request (read)  */#define MCSR_ATU	0x00000010	/* Audio Transmit FIFO Under-run   */#define MCSR_ARO	0x00000020	/* Audio Receive FIFO Over-run     */#define MCSR_TTU	0x00000040	/* Telecom Transmit FIFO Under-run */#define MCSR_TRO	0x00000080	/* Telecom Receive FIFO Over-run   */#define MCSR_ANF	0x00000100	/* Audio transmit FIFO Not Full    */                	        	/* (read)                          */#define MCSR_ANE	0x00000200	/* Audio receive FIFO Not Empty    */                	        	/* (read)                          */#define MCSR_TNF	0x00000400	/* Telecom transmit FIFO Not Full  */                	        	/* (read)                          */#define MCSR_TNE	0x00000800	/* Telecom receive FIFO Not Empty  */                	        	/* (read)                          */#define MCSR_CWC	0x00001000	/* CODEC register Write Completed  */                	        	/* (read)                          */#define MCSR_CRC	0x00002000	/* CODEC register Read Completed   */                	        	/* (read)                          */#define MCSR_ACE	0x00004000	/* Audio CODEC Enabled (read)      */#define MCSR_TCE	0x00008000	/* Telecom CODEC Enabled (read)    */#define MCCR1_CFS	0x00100000	/* Clock Freq. Select              */#define MCCR1_F12MHz	(MCCR1_CFS*0)	/*  Freq. (fmc) = ~ 12 MHz         */                	        	/*  (11.981 MHz)                   */#define MCCR1_F10MHz	(MCCR1_CFS*1)	/*  Freq. (fmc) = ~ 10 MHz         */                	        	/*  (9.585 MHz)                    *//* * Synchronous Serial Port (SSP) control registers * * Registers *    Ser4SSCR0 	Serial port 4 Synchronous Serial Port (SSP) Control *              	Register 0 (read/write). *    Ser4SSCR1 	Serial port 4 Synchronous Serial Port (SSP) Control *              	Register 1 (read/write). *              	[Bits SPO and SP are only implemented in versions 2.0

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
99视频精品在线| 26uuu国产电影一区二区| 午夜精品久久久久久久99樱桃| 欧美日韩一区高清| 日本成人在线网站| 2023国产精品视频| www..com久久爱| 亚洲一区二区在线观看视频 | 久久99久久99精品免视看婷婷 | 一级日本不卡的影视| 欧美精选午夜久久久乱码6080| 久久成人免费电影| 国产精品色婷婷| 欧美视频自拍偷拍| 精品一区二区av| 日韩一区中文字幕| 7777精品伊人久久久大香线蕉的 | 国产精品人成在线观看免费| 在线看日本不卡| 卡一卡二国产精品 | 日本不卡视频在线观看| 久久久99免费| 色哟哟在线观看一区二区三区| 日韩国产精品大片| 国产精品欧美极品| 欧美日韩国产三级| 粉嫩av一区二区三区| 亚洲成av人片一区二区三区| 久久精品网站免费观看| 欧美午夜片在线看| 国产综合一区二区| 洋洋av久久久久久久一区| 日韩免费视频一区二区| 色综合天天综合网国产成人综合天 | 国产精品中文有码| 亚洲综合无码一区二区| 久久久亚洲高清| 欧美三级电影在线观看| 国产精华液一区二区三区| 亚洲小说欧美激情另类| 国产性色一区二区| 欧美精品在线一区二区| 成人av综合在线| 免费高清在线视频一区·| 亚洲欧洲精品一区二区精品久久久 | 欧美夫妻性生活| 不卡电影一区二区三区| 美女视频第一区二区三区免费观看网站| 日本韩国欧美一区| 国产精品综合网| 日韩专区一卡二卡| 亚洲色图第一区| 久久婷婷综合激情| 欧美日本在线视频| 91麻豆swag| 国产高清久久久久| 欧美96一区二区免费视频| 亚洲精品免费在线| 欧美激情综合网| 精品少妇一区二区三区在线视频| 欧美性大战xxxxx久久久| 不卡在线视频中文字幕| 韩国av一区二区| 天天综合天天做天天综合| 亚洲欧美aⅴ...| 国产精品无遮挡| 欧美精品一区二区久久久| 欧美日韩亚洲综合在线| 91在线视频免费观看| 国产成人精品一区二| 蜜乳av一区二区| 丝瓜av网站精品一区二区| 亚洲精品视频在线| 亚洲欧美在线aaa| 日本一区二区三区高清不卡| 精品国产乱码久久久久久久| 欧美精品1区2区3区| 在线视频一区二区三| 97久久久精品综合88久久| 成人污视频在线观看| 国产精品亚洲一区二区三区妖精| 日本午夜精品视频在线观看| 午夜视频在线观看一区二区| 亚洲精品国久久99热| 亚洲色图在线视频| 中文字幕日韩av资源站| 国产精品国产精品国产专区不蜜| 久久九九全国免费| 久久精品一区二区| 久久嫩草精品久久久精品| 欧美v日韩v国产v| 精品久久五月天| 日韩精品一区二区三区三区免费| 欧美一区二区在线免费播放| 欧美日韩高清影院| 欧美男人的天堂一二区| 欧美日韩一级片在线观看| 欧美亚洲国产bt| 在线视频一区二区三区| 国产一区二区视频在线| 亚洲国产精品综合小说图片区| 亚洲欧美综合网| 国产精品欧美一级免费| 国产精品不卡在线观看| 国产精品电影一区二区三区| 亚洲欧美综合网| 亚洲精品午夜久久久| 亚洲精品日韩一| 亚洲自拍与偷拍| 午夜国产不卡在线观看视频| 天天影视色香欲综合网老头| 男人的天堂久久精品| 美腿丝袜亚洲色图| 韩国av一区二区| 粉嫩蜜臀av国产精品网站| 成人精品鲁一区一区二区| 99re这里都是精品| 91九色02白丝porn| 欧美高清一级片在线| 日韩三级在线观看| 久久久亚洲午夜电影| 国产精品久久久久aaaa| 亚洲免费在线观看视频| 亚洲一区二区三区在线| 日欧美一区二区| 国内精品视频一区二区三区八戒| 国产精品996| 99精品1区2区| 欧美日韩国产大片| 精品嫩草影院久久| 国产欧美精品在线观看| 亚洲免费观看视频| 亚洲成人av中文| 激情国产一区二区| 国产 日韩 欧美大片| 色激情天天射综合网| 91精品国产福利在线观看 | 7777精品伊人久久久大香线蕉超级流畅| 欧美一三区三区四区免费在线看| 精品少妇一区二区三区免费观看 | 日韩精品一区二区三区四区| 久久精品日产第一区二区三区高清版| 国产精品婷婷午夜在线观看| 依依成人精品视频| 久久精品av麻豆的观看方式| 国产成人aaa| 欧美日韩小视频| 久久久久久日产精品| 一区二区三区四区精品在线视频| 日本欧美大码aⅴ在线播放| 成人综合婷婷国产精品久久| 在线视频中文字幕一区二区| 精品国产精品网麻豆系列| 亚洲人成精品久久久久| 免费日韩伦理电影| 成人一二三区视频| 91精品中文字幕一区二区三区 | 久久久久久久久久久久久久久99 | 欧美日韩精品一区二区三区 | 欧美国产1区2区| 五月天网站亚洲| 粉嫩高潮美女一区二区三区| 精品视频免费看| 欧美国产激情一区二区三区蜜月| 亚洲高清视频的网址| 国产福利不卡视频| 欧美男人的天堂一二区| 国产精品久久毛片a| 人人超碰91尤物精品国产| 成人激情小说网站| 在线综合亚洲欧美在线视频 | 欧美国产激情二区三区| 日韩国产精品大片| 91尤物视频在线观看| 精品久久久久久久久久久久久久久久久 | 亚洲人成在线观看一区二区| 久久99国内精品| 在线观看欧美黄色| 中文字幕 久热精品 视频在线| 日韩精品一级中文字幕精品视频免费观看 | 国产日韩视频一区二区三区| 午夜电影久久久| 99国产精品久久久久久久久久 | 欧美美女一区二区三区| 中文文精品字幕一区二区| 日韩精品色哟哟| 91女神在线视频| 久久日韩粉嫩一区二区三区| 午夜精品福利一区二区三区蜜桃| 成人av在线网| 久久亚区不卡日本| 日韩中文字幕区一区有砖一区| 91麻豆精东视频| 日本一区二区高清| 激情小说亚洲一区| 7777精品久久久大香线蕉| 亚洲精品视频观看| www.亚洲人| 久久综合久久久久88| 日本特黄久久久高潮|