亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來(lái)到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? s3c2410.h

?? 嵌入式系統(tǒng)設(shè)計(jì)與實(shí)例開發(fā)源碼
?? H
?? 第 1 頁(yè) / 共 5 頁(yè)
字號(hào):
/* * linux/include/asm-arm/arch-s3c2410/S3C2410.h * * Definition of constants related to the S3C2410 microprocessor * This file is based on the S3C2410 User Manual 2002,01,23. * * Copyright (C) 2002 MIZI Research, Inc. * *  Author: Janghoon Lyu <nandy@mizi.com> *  Date  : $Date: 2002/05/29 08:52:38 $ * *  $Revision: 1.1.2.7 $ *   Tue May 14 2002 Janghoon Lyu <nandy@mizi.com>   - Initial code for VIVI        Tue May 21 2002 Janghoon Lyu <nandy@mizi.com>   - add and modify for LINUX   Wed Jul 24 2002 SeonKon Choi <bushi@mizi.com>   - add USB Device/Host   - Errata (rev 0.1)   Fri Aug 16 2002 Yong-iL Joh <tolkien@mzi.com>   - add set_GPIO_mode(), GPCON(), GPDAT(x), GPUP()   - add BWSCON_DW(x,y)   - apply new irq scheme   Fri Aug 16 2002 SeonKon Choi <bushi@mizi.com>   - add CLKCON bitfield   Fri Aug 30 2002 Janghoon Lyu <nandy@mizi.com>   - add registers related to Power Management   Mon Oct 14 2002 Janghoon Lyu <nandy@mizi.com>   - add the new gpio interface, and the remove old gpio interface * * This file is subject to the terms and conditions of the GNU General Public * License.  See the file COPYING in the main directory of this archive * for more details. */#ifndef _S3C2410_H_#define _S3C2410_H_#include "hardware.h"#include "bitfield.h"/* * Memory Controller (Page 5-15) * * Register   BWSCON	Bus Width & Wait Status Control	[word, R/W, 0x000000]   BANKCON0	boot ROM Control		[word, R/W, 0x0700]   BANKCON1	BANK1 Control			[word, R/W, 0x0700]   BANKCON2	BANK2 Control			[word, R/W, 0x0700]   BANKCON3	BANK3 Control			[word, R/W, 0x0700]   BANKCON4	BANK4 Control			[word, R/W, 0x0700]   BANKCON5	BANK5 Control			[word, R/W, 0x0700]   BANKCON6	BANK6 Control			[word, R/W, 0x1808]   BANKCON7	BANK7 Control			[word, R/W, 0x1808]   REFRESH	DRAM/SDRAM Refresh Control	[word, R/W, 0xac0000]   BANKSIZE	Flexible Bank Size		[word, R/W, 0x0]   MRSRB6	Mode register set for SDRAM	[word, R/W]   MRSRB7	Mode register set for SDRAM	[word, R/W] * */#define bMEMCON(Nb)	__REG(0x48000000 + (Nb))#define BWSCON		bMEMCON(0)#define bBANKCON(Nb)	bMEMCON((Nb+1)*4)#define BANKCON0	bBANKCON(0)#define BANKCON1	bBANKCON(1)#define BANKCON2	bBANKCON(2)#define BANKCON3	bBANKCON(3)#define BANKCON4	bBANKCON(4)#define BANKCON5	bBANKCON(5)#define BANKCON6	bBANKCON(6)#define BANKCON7	bBANKCON(7)#define REFRESH		bMEMCON(0x24)#define BANKSIZE	bMEMCON(0x28)#define MRSRB6		bMEMCON(0x2C)#define MRSRB7		bMEMCON(0x30)#define fBWSCON_ST(Nb)	Fld(1,((Nb)*4)+3)	/* Using UB/LB for Bank (Nb), init: 0 */#define fBWSCON_WS(Nb)	Fld(1,((Nb)*4)+2)	/* WAIT enable for Bank (Nb), init: 0 */#define fBWSCON_DW(Nb)	Fld(2,(Nb)*4)		/* data bus width for Bank (Nb), init: 0 */#define fBWSCON_DW0	Fld(2,1)	/* initital state is undef */#define BWSCON_ST7	FMsk(fBWSCON_ST(7))#define BWSCON_WS7	FMsk(fBWSCON_WS(7))#define BWSCON_DW7	FMsk(fBWSCON_DW(7))#define BWSCON_ST6	FMsk(fBWSCON_ST(6))#define BWSCON_WS6	FMsk(fBWSCON_WS(6))#define BWSCON_DW6	FMsk(fBWSCON_DW(6))#define BWSCON_ST5	FMsk(fBWSCON_ST(5))#define BWSCON_WS5	FMsk(fBWSCON_WS(5))#define BWSCON_DW5	FMsk(fBWSCON_DW(5))#define BWSCON_ST4	FMsk(fBWSCON_ST(4))#define BWSCON_WS4	FMsk(fBWSCON_WS(4))#define BWSCON_DW4	FMsk(fBWSCON_DW(4))#define BWSCON_ST3	FMsk(fBWSCON_ST(3))#define BWSCON_WS3	FMsk(fBWSCON_WS(3))#define BWSCON_DW3	FMsk(fBWSCON_DW(3))#define BWSCON_ST2	FMsk(fBWSCON_ST(2))#define BWSCON_WS2	FMsk(fBWSCON_WS(2))#define BWSCON_DW2	FMsk(fBWSCON_DW(2))#define BWSCON_ST1	FMsk(fBWSCON_ST(1))#define BWSCON_WS1	FMsk(fBWSCON_WS(1))#define BWSCON_DW1	FMsk(fBWSCON_DW(1))#define BWSCON_DW0	FMsk(fBWSCON_DW0)#define BWSCON_DW_8	0x0		/* set bus width to  8bit */#define BWSCON_DW_16	0x1		/* set bus width to 16bit */#define BWSCON_DW_32	0x2		/* set bus width to 32bit */#define BWSCON_DW(x,y)	FInsrt((y), fBWSCON_DW(x))#define	fBANKCON_Tacs	Fld(2,13)	/* Address set-up before nBCSn, init: 0 */#define	BANKCON_Tacs	FMsk(fBANKCON_Tacs)#define BANKCON_Tacs0	FInsrt(0x0, fBANKCON_Tacs)	/* 0 clock */#define BANKCON_Tacs1	FInsrt(0x1, fBANKCON_Tacs)	/* 1 clock */#define BANKCON_Tacs2	FInsrt(0x2, fBANKCON_Tacs)	/* 2 clock */#define BANKCON_Tacs4	FInsrt(0x3, fBANKCON_Tacs)	/* 4 clock */#define	fBANKCON_Tcos	Fld(2,11)	/* Chip selection set-up nOE, init: 0 */#define	BANKCON_Tcos	FMsk(fBANKCON_Tcos)#define BANKCON_Tcos0	FInsrt(0x0, fBANKCON_Tcos)	/* 0 clock */#define BANKCON_Tcos1	FInsrt(0x1, fBANKCON_Tcos)	/* 1 clock */#define BANKCON_Tcos2	FInsrt(0x2, fBANKCON_Tcos)	/* 2 clock */#define BANKCON_Tcos4	FInsrt(0x3, fBANKCON_Tcos)	/* 4 clock */#define	fBANKCON_Tacc	Fld(3,8)	/* Access cycle, init: 0x7 */#define BANKCON_Tacc	FMsk(fBANKCON_Tacc)#define BANKCON_Tacc1	FInsrt(0x0, fBANKCON_Tacc)	/* 1 clock */#define BANKCON_Tacc2	FInsrt(0x1, fBANKCON_Tacc)	/* 2 clock */#define BANKCON_Tacc3	FInsrt(0x2, fBANKCON_Tacc)	/* 3 clock */#define BANKCON_Tacc4	FInsrt(0x3, fBANKCON_Tacc)	/* 4 clock */#define BANKCON_Tacc6	FInsrt(0x4, fBANKCON_Tacc)	/* 6 clock */#define BANKCON_Tacc8	FInsrt(0x5, fBANKCON_Tacc)	/* 8 clock */#define BANKCON_Tacc10	FInsrt(0x6, fBANKCON_Tacc)	/* 10 clock */#define BANKCON_Tacc14	FInsrt(0x7, fBANKCON_Tacc)	/* 14 clock */#define	fBANKCON_Toch	Fld(2,6)	/* Chip selection hold on nOE, init: 0 */#define	BANKCON_Toch	FMsk(fBANKCON_Toch)#define BANKCON_Toch0	FInsrt(0x0, fBANKCON_Toch)	/* 0 clock */#define BANKCON_Toch1	FInsrt(0x1, fBANKCON_Toch)	/* 1 clock */#define BANKCON_Toch2	FInsrt(0x2, fBANKCON_Toch)	/* 2 clock */#define BANKCON_Toch4	FInsrt(0x3, fBANKCON_Toch)	/* 4 clock */#define	fBANKCON_Tcah	Fld(2,4)	/* Address holding time after nBCSn, init: 0 */#define	BANKCON_Tcah	FMsk(fBANKCON_Tcah)#define BANKCON_Tcah0	FInsrt(0x0, fBANKCON_Tcah)	/* 0 clock */#define BANKCON_Tcah1	FInsrt(0x1, fBANKCON_Tcah)	/* 1 clock */#define BANKCON_Tcah2	FInsrt(0x2, fBANKCON_Tcah)	/* 2 clock */#define BANKCON_Tcah4	FInsrt(0x3, fBANKCON_Tcah)	/* 4 clock */#define	fBANKCON_Tacp	Fld(2,2)	/* Page mode access cycle @ Page mode, init: 0 */#define	BANKCON_Tacp	FMsk(fBANKCON_Tacp)#define BANKCON_Tacp2	FInsrt(0x0, fBANKCON_Tacp)	/* 2 clock */#define BANKCON_Tacp3	FInsrt(0x1, fBANKCON_Tacp)	/* 3 clock */#define BANKCON_Tacp4	FInsrt(0x2, fBANKCON_Tacp)	/* 4 clock */#define BANKCON_Tacp6	FInsrt(0x3, fBANKCON_Tacp)	/* 6 clock */#define	fBANKCON_PMC	Fld(2,0)	/* Page mode configuration, init: 0 */#define	BANKCON_PMC	FMsk(fBANKCON_PMC)#define BANKCON_PMC1	FInsrt(0x0, fBANKCON_PMC)	/* normal (1 data) */#define BANKCON_PMC4	FInsrt(0x1, fBANKCON_PMC)	/* 4 data */#define BANKCON_PMC8	FInsrt(0x2, fBANKCON_PMC)	/* 8 data */#define BANKCON_PMC16	FInsrt(0x3, fBANKCON_PMC)	/* 16 data */#define fBANKCON_MT	Fld(2,15)	/* memory type for BANK6 and BANK7 */#define BANKCON_MT	FMsk(fBANKCON_MT)#define BANKCON_MT_ROM	FInsrt(0x0, fBANKCON_MT)	/* ROM or SRAM */#define BANKCON_MT_EDO	FInsrt(0x2, fBANKCON_MT)	/* EDO DRAM */#define BANKCON_MT_SDRM	FInsrt(0x3, fBANKCON_MT)	/* Sync. DRAM */#define fBANKCON_Trcd	Fld(2,4)	/* RAS to CAS delay, init: 0 */#define BANKCON_Trcd	FMsk(fBANKCON_Trcd)#define BANKCON_Trcd1	FInsrt(0x0, fBANKCON_Trcd)	/* 1 clock */#define BANKCON_Trcd2	FInsrt(0x1, fBANKCON_Trcd)	/* 2 clock */#define BANKCON_Trcd3	FInsrt(0x2, fBANKCON_Trcd)	/* 3 clock */#define BANKCON_Trcd4	FInsrt(0x3, fBANKCON_Trcd)	/* 4 clock */#define fBANKCON_Tcas	Fld(1,3)	/* CAS pulse width, init: 0 */#define BANKCON_Tcas	FMsk(fBANKCON_Tcas)#define BANKCON_Tcas1	FInsrt(0x0, fBANKCON_Tcas)	/* 1 clock */#define BANKCON_Tcas2	FInsrt(0x1, fBANKCON_Tcas)	/* 2 clock */#define fBANKCON_Tcp	Fld(1,2)	/* CAS pre-charge, init: 0 */#define BANKCON_Tcp	FMsk(fBANKCON_Tcp)#define BANKCON_Tcp1	FInsrt(0x0, fBANKCON_Tcp)	/* 1 clock */#define BANKCON_Tcp2	FInsrt(0x1, fBANKCON_Tcp)	/* 2 clock */#define fBANKCON_CAN	Fld(2,0)	/* Column address number, init: 0 */#define BANKCON_CAN	FMsk(fBANKCON_CAN)#define BANKCON_CAN8	FInsrt(0x0, fBANKCON_CAN)	/* 8-bit */#define BANKCON_CAN9	FInsrt(0x1, fBANKCON_CAN)	/* 9-bit */#define BANKCON_CAN10	FInsrt(0x2, fBANKCON_CAN)	/* 10-bit */#define BANKCON_CAN11	FInsrt(0x3, fBANKCON_CAN)	/* 11-bit */#define fBANKCON_STrcd	Fld(2,2)	/* RAS to CAS delay, init: 0x2 */#define BANKCON_STrcd	FMsk(fBANKCON_STrcd)#define BANKCON_STrcd2	FInsrt(0x0, fBANKCON_STrcd)	/* 2 clock */#define BANKCON_STrcd3	FInsrt(0x1, fBANKCON_STrcd)	/* 3 clock */#define BANKCON_STrcd4	FInsrt(0x2, fBANKCON_STrcd)	/* 4 clock */#define fBANKCON_SCAN	Fld(2,0)	/* Column address number, init: 0 */#define BANKCON_SCAN	FMsk(fBANKCON_SCAN)#define BANKCON_SCAN8	FInsrt(0x0, fBANKCON_SCAN)	/* 8-bit */#define BANKCON_SCAN9	FInsrt(0x1, fBANKCON_SCAN)	/* 9-bit */#define BANKCON_SCAN10	FInsrt(0x2, fBANKCON_SCAN)	/* 10-bit */#define REFRESH_REFEN	(1 << 23)	/* DRAM/SDRAM Refresh Enable, init: 0x1 */#define REFRESH_TREFMD	(1 << 22)	/* DRAM/SDRAM Refresh Mode, init: 0 */#define REFRESH_TREFMD_Auto	(0 << 22)	/* CBR/Auto Refresh */#define REFRESH_TREFMD_Self	(1 << 22)	/* Self Refresh */#define fREFRESH_Trp	Fld(2,20)	/* DRAM/SDRAM RAS pre-charge, init: 0x2 */#define REFRESH_Trp	FMsk(fREFRESH_Trp)#define REFRESH_Trp15	FInsrt(0x0, fBANKCON_Trp)	/* DRAM : 1.5 clocks */#define REFRESH_Trp25	FInsrt(0x1, fBANKCON_Trp)	/* DRAM : 2.5 clocks */#define REFRESH_Trp35	FInsrt(0x2, fBANKCON_Trp)	/* DRAM : 3.5 clocks */#define REFRESH_Trp45	FInsrt(0x3, fBANKCON_Trp)	/* DRAM : 4.5 clocks */#define REFRESH_Trp2	FInsrt(0x0, fBANKCON_Trp)	/* SDRAM : 2 clocks */#define REFRESH_Trp3	FInsrt(0x1, fBANKCON_Trp)	/* SDRAM : 3 clocks */#define REFRESH_Trp4	FInsrt(0x2, fBANKCON_Trp)	/* SDRAM : 4 clocks */#define fREFRESH_Trc	Fld(2,18)	/* SDRAM RC minimum time, init: 0x3 */#define REFRESH_Trc	FMsk(fREFRESH_Trc)#define REFRESH_Trc4	FInsrt(0x0, fBANKCON_Trc)	/* 4 clocks */#define REFRESH_Trc5	FInsrt(0x1, fBANKCON_Trc)	/* 5 clocks */#define REFRESH_Trc6	FInsrt(0x2, fBANKCON_Trc)	/* 6 clocks */#define REFRESH_Trc7	FInsrt(0x3, fBANKCON_Trc)	/* 7 clocks */#define fREFRESH_Tchr	Fld(2,18)	/* DRAM CAS hold time, init: 0 */#define REFRESH_Tchr	FMsk(fREFRESH_Tchr)#define REFRESH_Tchr1	FInsrt(0x0, fBANKCON_Tchr)	/* 1 clock */#define REFRESH_Tchr2	FInsrt(0x1, fBANKCON_Tchr)	/* 2 clocks */#define REFRESH_Tchr3	FInsrt(0x2, fBANKCON_Tchr)	/* 3 clocks */#define REFRESH_Tchr4	FInsrt(0x3, fBANKCON_Tchr)	/* 4 clocks */#define fREFRESH_RC	Fld(11,0)	/* DRAM/SDRAM Refresh Counter, init: 0 */#define REFRESH_RC	FMsk(fREFRESH_RC)#define REFRESH_RC_VALUE(refresh_period, HCLK) \			(F1stBit(Fld(1,11)) + 1 - (HCLK)*(refresh_period))#define fBANKSIZE_SCLK	Fld(1,4) /* SCLK is enable only during SDRAM access cycle				    for reducing power cosumption.				    When SDRAM isn't be accessed, SCLK is 'L' level.				    0 = SCLK is always active				    1 = SCLK is active only during the access				    init: 0 */#define BANKSIZE_SCLK	FMsk(fBANKSIZE_SCLK)#define fBANKSIZE_MAP	Fld(2,0)	/* BANK6/7 memory map, init: 0 */#define BANKSIZE_MAP	FMsk(fBANKSIZE_MAP)#define BANKSIZE_MAP32	FInsrt(0x0, fBANKCON_MAP)	/* 32M/32M */#define BANKSIZE_MAP2	FInsrt(0x4, fBANKCON_MAP)	/*  2M/ 2M */#define BANKSIZE_MAP4	FInsrt(0x5, fBANKCON_MAP)	/*  4M/ 4M */#define BANKSIZE_MAP8	FInsrt(0x6, fBANKCON_MAP)	/*  8M/ 8M */#define BANKSIZE_MAP16	FInsrt(0x7, fBANKCON_MAP)	/* 16M/16M */#define fMRSR_WBL	Fld(1,9)	/* Write burst length */#define MRSR_WBL	FMsk(fMRSR_WBL)#define	MRSR_WBL_Burst	FInsrt(0x0, fBANKCON_WBL)	/* Burst(Fixed) */#define fMRSR_TM	Fld(2,7)	/* Test Mode */#define MRSR_TM		FMsk(fMRSR_TM)#define	MRSR_TM_Set	FInsrt(0x0, fBANKCON_TM)	/* Mode Register set(Fixed) */#define fMRSR_CL	Fld(3,4)	/* CAS Latency */#define MRSR_CL		FMsk(fMRSR_CL)#define	MRSR_CL1	FInsrt(0x0, fBANKCON_CL)	/* 1 clock */#define	MRSR_CL2	FInsrt(0x2, fBANKCON_CL)	/* 2 clocks */#define	MRSR_CL3	FInsrt(0x3, fBANKCON_CL)	/* 3 clocks */#define fMRSR_BT	Fld(1,3)	/* Burst Type */#define MRSR_BT		FMsk(fMRSR_BT)#define	MRSR_BT_Seq	FInsrt(0x0, fBANKCON_BT)	/* sequential(Fixed) */#define fMRSR_BL	Fld(3,0)	/* Burst Length */#define MRSR_BL		FMsk(fMRSR_BL)#define	MRSR_BL1	FInsrt(0x0, fBANKCON_BL)	/* 1 (Fixed) *//* Clock and Power Management */#define CLK_CTL_BASE		0x4C000000#define bCLKCTL(Nb)		__REG(CLK_CTL_BASE + (Nb))/* Offset */#define oLOCKTIME		0x00	/* R/W, PLL lock time count register */#define oMPLLCON		0x04	/* R/W, MPLL configuration register */#define oUPLLCON		0x08	/* R/W, UPLL configuration register */#define oCLKCON			0x0C	/* R/W, Clock generator control reg. */#define oCLKSLOW		0x10	/* R/W, Slow clock control register */#define oCLKDIVN		0x14	/* R/W, Clock divider control *//* Registers */#define LOCKTIME		bCLKCTL(oLOCKTIME)#define MPLLCON			bCLKCTL(oMPLLCON)#define UPLLCON			bCLKCTL(oUPLLCON)#define CLKCON			bCLKCTL(oCLKCON)#define CLKSLOW			bCLKCTL(oCLKSLOW)#define CLKDIVN			bCLKCTL(oCLKDIVN)/* Fields */#define fPLL_MDIV		Fld(8,12)#define fPLL_PDIV		Fld(6,4)#define fPLL_SDIV		Fld(2,0)/* bits */#define CLKCON_SPI		(1<<18)#define CLKCON_IIS		(1<<17)#define CLKCON_IIC		(1<<16)#define CLKCON_ADC		(1<<15)#define CLKCON_RTC		(1<<14)#define CLKCON_GPIO		(1<<13)#define CLKCON_UART2		(1<<12)#define CLKCON_UART1		(1<<11)#define CLKCON_UART0		(1<<10)#define CLKCON_SDI		(1<<9)#define CLKCON_PWM		(1<<8)#define CLKCON_USBD		(1<<7)

?? 快捷鍵說(shuō)明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美一区二区三区的| 久久精品综合网| 国产福利不卡视频| 亚洲图片自拍偷拍| 国产欧美日本一区二区三区| 欧美色手机在线观看| 国产黄色精品视频| 欧美系列一区二区| 日韩**一区毛片| 国产女同互慰高潮91漫画| 欧美人狂配大交3d怪物一区 | 亚洲欧美乱综合| 欧美不卡一区二区三区四区| 在线免费不卡电影| 91香蕉视频mp4| 国产成人精品免费网站| 精品无人码麻豆乱码1区2区| 亚洲成人av一区二区三区| 亚洲免费观看高清| 国产精品久久夜| 久久免费国产精品| 日韩欧美的一区| 欧美日韩一区二区三区高清| 日本丰满少妇一区二区三区| 成人激情动漫在线观看| 国产91清纯白嫩初高中在线观看| 久久精品国产在热久久| 日韩国产欧美在线观看| 日韩高清中文字幕一区| 亚洲电影激情视频网站| 亚洲成人中文在线| 午夜日韩在线观看| 日本视频免费一区| 日韩vs国产vs欧美| 日韩高清不卡在线| 午夜视频在线观看一区二区三区| 九九精品视频在线看| 青娱乐精品在线视频| 青青草精品视频| 精品一区二区三区在线播放| 亚洲超碰精品一区二区| 日本午夜一区二区| 狂野欧美性猛交blacked| 精品一区二区三区在线观看| 国产一区在线精品| 国产aⅴ综合色| 国产成人综合网| 成人av免费在线播放| 成人v精品蜜桃久久一区| a4yy欧美一区二区三区| 色狠狠一区二区| 欧美优质美女网站| 欧美精品v日韩精品v韩国精品v| 制服丝袜亚洲色图| 欧美大片在线观看| 中文字幕av免费专区久久| 国产精品夫妻自拍| 洋洋av久久久久久久一区| 亚洲成人精品影院| 久久99精品视频| 国产v日产∨综合v精品视频| 91麻豆免费看| 91精品国产综合久久久蜜臀粉嫩| 日韩你懂的在线观看| 国产精品久久久久久久裸模| 亚洲一区二区三区四区五区中文| 天天操天天干天天综合网| 美国一区二区三区在线播放| 成人妖精视频yjsp地址| 欧美婷婷六月丁香综合色| 欧美www视频| 国产精品无人区| 亚洲午夜久久久久久久久电影网 | 国产精品天天看| 中文字幕在线不卡一区| 五月天亚洲精品| 东方欧美亚洲色图在线| 欧美午夜免费电影| 精品国产自在久精品国产| 日韩av电影免费观看高清完整版 | 亚洲电影在线播放| 九色综合狠狠综合久久| 91片在线免费观看| 欧美电影免费提供在线观看| 亚洲欧洲成人自拍| 免费欧美高清视频| 一本大道久久a久久综合| 精品91自产拍在线观看一区| 《视频一区视频二区| 久久av中文字幕片| 91福利在线观看| 久久久久久99久久久精品网站| 亚洲国产成人porn| 99这里只有精品| 日韩欧美在线一区二区三区| 国产精品久久久久一区二区三区共| 日韩国产在线观看| 色婷婷久久99综合精品jk白丝 | 亚洲午夜视频在线观看| 国产成人在线视频免费播放| 欧美男同性恋视频网站| 18成人在线观看| 国产福利精品一区| 日韩一区二区三区观看| 亚洲第一福利视频在线| 91一区一区三区| 欧美激情综合网| 久久电影网站中文字幕| 在线成人高清不卡| 亚洲一区视频在线| 色婷婷激情一区二区三区| 国产日韩欧美a| 国产主播一区二区| 欧美一区二区在线播放| 亚洲一二三区视频在线观看| 91蝌蚪国产九色| 国产精品久久影院| 国产福利91精品一区二区三区| 欧美成人三级电影在线| 日韩av高清在线观看| 欧美日韩高清一区二区不卡| 亚洲午夜精品网| 色综合视频在线观看| 亚洲欧美中日韩| 99久久久免费精品国产一区二区 | 蜜臀av国产精品久久久久| 欧美日韩在线不卡| 亚洲国产精品一区二区久久恐怖片| 99久久777色| 成人免费在线视频| 99re视频这里只有精品| 亚洲色图一区二区| av一区二区三区| 中文字幕在线观看一区二区| 成年人网站91| 亚洲视频在线一区二区| 一本一道综合狠狠老| 一区二区久久久久久| 在线亚洲欧美专区二区| 亚洲一区在线观看网站| 欧美日韩精品专区| 免费在线观看精品| 精品国产百合女同互慰| 国产一区视频网站| 国产清纯美女被跳蛋高潮一区二区久久w| 极品少妇xxxx精品少妇| 亚洲精品一区在线观看| 国产91在线|亚洲| 成人免费在线播放视频| 欧美性猛交一区二区三区精品| 日韩综合一区二区| 日韩你懂的电影在线观看| 国产精品1024| 一区二区三区高清在线| 欧美精品色一区二区三区| 精品一区精品二区高清| 国产欧美一区二区精品婷婷| 91丨porny丨国产入口| 亚洲国产精品尤物yw在线观看| 日韩一级视频免费观看在线| 经典三级视频一区| 亚洲欧洲三级电影| 欧美色大人视频| 久久99国产精品久久| 1000精品久久久久久久久| 欧美日韩一级二级三级| 免费看日韩a级影片| 国产精品情趣视频| 欧美日韩在线观看一区二区| 国产伦精品一区二区三区视频青涩| 国产精品乱码人人做人人爱| 欧洲精品一区二区| 久久er99精品| 亚洲免费资源在线播放| 日韩区在线观看| 成人h动漫精品一区二区| 亚洲成人自拍网| 国产欧美综合在线观看第十页| 在线精品视频小说1| 国产综合色产在线精品| 一区二区三区鲁丝不卡| www国产成人| 欧美亚州韩日在线看免费版国语版| 久久er精品视频| 一区二区三区日韩| 久久精品水蜜桃av综合天堂| 欧美性感一区二区三区| 国产成人精品一区二| 午夜精彩视频在线观看不卡| 中文字幕av一区二区三区| 欧美一区二区三区喷汁尤物| 99国产精品99久久久久久| 久久国产精品99精品国产| 亚洲资源在线观看| 亚洲国产经典视频| 日韩一级大片在线| 91福利在线观看| youjizz国产精品| 国产精品亚洲а∨天堂免在线| 亚洲图片欧美综合|