亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? s3c4510b.h

?? U-boot latest tarball
?? H
字號:
#ifndef __HW_S3C4510_H#define __HW_S3C4510_H/* * Copyright (c) 2004	Cucy Systems (http://www.cucy.com) * Curt Brune <curt@cucy.com> * * See file CREDITS for list of people who contributed to this * project. * * This program is free software; you can redistribute it and/or * modify it under the terms of the GNU General Public License as * published by the Free Software Foundation; either version 2 of * the License, or (at your option) any later version. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the * GNU General Public License for more details. * * You should have received a copy of the GNU General Public License * along with this program; if not, write to the Free Software * Foundation, Inc., 59 Temple Place, Suite 330, Boston, * MA 02111-1307 USA * * Description:   Samsung S3C4510B register layout *//*------------------------------------------------------------------------ *	  ASIC Address Definition *----------------------------------------------------------------------*//* L1 8KB on chip SRAM base address */#define SRAM_BASE       (0x03fe0000)/* Special Register Start Address After System Reset */#define REG_BASE	(0x03ff0000)#define SPSTR		(REG_BASE)/* *********************** *//* System Manager Register *//* *********************** */#define REG_SYSCFG	(REG_BASE+0x0000)#define REG_CLKCON      (REG_BASE+0x3000)#define REG_EXTACON0	(REG_BASE+0x3008)#define REG_EXTACON1	(REG_BASE+0x300c)#define REG_EXTDBWTH	(REG_BASE+0x3010)#define REG_ROMCON0	(REG_BASE+0x3014)#define REG_ROMCON1	(REG_BASE+0x3018)#define REG_ROMCON2	(REG_BASE+0x301c)#define REG_ROMCON3	(REG_BASE+0x3020)#define REG_ROMCON4	(REG_BASE+0x3024)#define REG_ROMCON5	(REG_BASE+0x3028)#define REG_DRAMCON0	(REG_BASE+0x302c)#define REG_DRAMCON1	(REG_BASE+0x3030)#define REG_DRAMCON2	(REG_BASE+0x3034)#define REG_DRAMCON3	(REG_BASE+0x3038)#define REG_REFEXTCON	(REG_BASE+0x303c)/* *********************** *//* Ethernet BDMA Register  *//* *********************** */#define REG_BDMATXCON	(REG_BASE+0x9000)#define REG_BDMARXCON	(REG_BASE+0x9004)#define REG_BDMATXPTR	(REG_BASE+0x9008)#define REG_BDMARXPTR	(REG_BASE+0x900c)#define REG_BDMARXLSZ	(REG_BASE+0x9010)#define REG_BDMASTAT	(REG_BASE+0x9014)/* Content Address Memory */#define REG_CAM_BASE	(REG_BASE+0x9100)#define REG_BDMATXBUF	(REG_BASE+0x9200)#define REG_BDMARXBUF	(REG_BASE+0x9800)/* *********************** *//* Ethernet MAC Register   *//* *********************** */#define REG_MACCON	(REG_BASE+0xa000)#define REG_CAMCON	(REG_BASE+0xa004)#define REG_MACTXCON	(REG_BASE+0xa008)#define REG_MACTXSTAT	(REG_BASE+0xa00c)#define REG_MACRXCON	(REG_BASE+0xa010)#define REG_MACRXSTAT	(REG_BASE+0xa014)#define REG_STADATA	(REG_BASE+0xa018)#define REG_STACON	(REG_BASE+0xa01c)#define REG_CAMEN	(REG_BASE+0xa028)#define REG_EMISSCNT	(REG_BASE+0xa03c)#define REG_EPZCNT	(REG_BASE+0xa040)#define REG_ERMPZCNT	(REG_BASE+0xa044)#define REG_ETXSTAT	(REG_BASE+0x9040)#define REG_MACRXDESTR	(REG_BASE+0xa064)#define REG_MACRXSTATEM	(REG_BASE+0xa090)#define REG_MACRXFIFO	(REG_BASE+0xa200)/********************//* I2C Bus Register *//********************/#define REG_I2C_CON	(REG_BASE+0xf000)#define REG_I2C_BUF	(REG_BASE+0xf004)#define REG_I2C_PS	(REG_BASE+0xf008)#define REG_I2C_COUNT	(REG_BASE+0xf00c)/********************//*    GDMA 0        *//********************/#define REG_GDMACON0	(REG_BASE+0xb000)#define REG_GDMA0_RUN_ENABLE (REG_BASE+0xb020)#define REG_GDMASRC0	(REG_BASE+0xb004)#define REG_GDMADST0	(REG_BASE+0xb008)#define REG_GDMACNT0	(REG_BASE+0xb00c)/********************//*    GDMA 1        *//********************/#define REG_GDMACON1	(REG_BASE+0xc000)#define REG_GDMA1_RUN_ENABLE (REG_BASE+0xc020)#define REG_GDMASRC1	(REG_BASE+0xc004)#define REG_GDMADST1	(REG_BASE+0xc008)#define REG_GDMACNT1	(REG_BASE+0xc00c)/********************//*      UART 0      *//********************/#define UART0_BASE       (REG_BASE+0xd000)#define REG_UART0_LCON   (REG_BASE+0xd000)#define REG_UART0_CTRL   (REG_BASE+0xd004)#define REG_UART0_STAT   (REG_BASE+0xd008)#define REG_UART0_TXB    (REG_BASE+0xd00c)#define REG_UART0_RXB    (REG_BASE+0xd010)#define REG_UART0_BAUD_DIV    (REG_BASE+0xd014)#define REG_UART0_BAUD_CNT    (REG_BASE+0xd018)#define REG_UART0_BAUD_CLK    (REG_BASE+0xd01C)/********************//*     UART 1       *//********************/#define UART1_BASE       (REG_BASE+0xe000)#define REG_UART1_LCON   (REG_BASE+0xe000)#define REG_UART1_CTRL   (REG_BASE+0xe004)#define REG_UART1_STAT   (REG_BASE+0xe008)#define REG_UART1_TXB    (REG_BASE+0xe00c)#define REG_UART1_RXB    (REG_BASE+0xe010)#define REG_UART1_BAUD_DIV    (REG_BASE+0xe014)#define REG_UART1_BAUD_CNT    (REG_BASE+0xe018)#define REG_UART1_BAUD_CLK    (REG_BASE+0xe01C)/********************//*  Timer Register  *//********************/#define REG_TMOD	(REG_BASE+0x6000)#define REG_TDATA0	(REG_BASE+0x6004)#define REG_TDATA1	(REG_BASE+0x6008)#define REG_TCNT0	(REG_BASE+0x600c)#define REG_TCNT1	(REG_BASE+0x6010)/**********************//* I/O Port Interface *//**********************/#define REG_IOPMODE	(REG_BASE+0x5000)#define REG_IOPCON	(REG_BASE+0x5004)#define REG_IOPDATA	(REG_BASE+0x5008)/*********************************//* Interrupt Controller Register *//*********************************/#define REG_INTMODE     (REG_BASE+0x4000)#define REG_INTPEND     (REG_BASE+0x4004)#define REG_INTMASK     (REG_BASE+0x4008)#define REG_INTPRI0     (REG_BASE+0x400c)#define REG_INTPRI1	(REG_BASE+0x4010)#define REG_INTPRI2	(REG_BASE+0x4014)#define REG_INTPRI3	(REG_BASE+0x4018)#define REG_INTPRI4	(REG_BASE+0x401c)#define REG_INTPRI5	(REG_BASE+0x4020)#define REG_INTOFFSET	(REG_BASE+0x4024)#define REG_INTPNDPRI	(REG_BASE+0x4028)#define REG_INTPNDTST	(REG_BASE+0x402C)/*********************************//* CACHE CONTROL MASKS           *//*********************************/#define CACHE_STALL      (0x00000001)#define CACHE_ENABLE     (0x00000002)#define CACHE_WRITE_BUFF (0x00000004)#define CACHE_MODE       (0x00000030)#define CACHE_MODE_00    (0x00000000)#define CACHE_MODE_01    (0x00000010)#define CACHE_MODE_10    (0x00000020)/*********************************//* CACHE RAM BASE ADDRESSES      *//*********************************/#define CACHE_SET0_RAM   (0x10000000)#define CACHE_SET1_RAM   (0x10800000)#define CACHE_TAG_RAM    (0x11000000)/*********************************//* CACHE_DISABLE MASK            *//*********************************/#define CACHE_DISABLE_MASK (0x04000000)#define GET_REG(reg)       (*((volatile u32 *)(reg)))#define PUT_REG(reg, val)  (*((volatile u32 *)(reg)) = ((u32)(val)))#define SET_REG(reg, mask) (PUT_REG((reg), GET_REG((reg)) |  mask))#define CLR_REG(reg, mask) (PUT_REG((reg), GET_REG((reg)) & ~mask))#define PUT_U16(reg, val)  (*((volatile u16 *)(reg)) = ((u16)(val)))#define PUT__U8(reg, val)  (*((volatile u8  *)(reg)) = (( u8)((val)&0xFF)))#define GET__U8(reg)       (*((volatile u8  *)(reg)))#define PUT_LED(val)       (PUT_REG(REG_IOPDATA, (~val)&0xFF))#define GET_LED()          ((~GET_REG( REG_IOPDATA)) & 0xFF)#define SET_LED(val)       { u32 led = GET_LED(); led |= 1 << (val);  PUT_LED( led); }#define CLR_LED(val)       { u32 led = GET_LED(); led &= ~(1 << (val));  PUT_LED( led); }/***********************************//* CLOCK CONSTANTS -- 50 MHz Clock *//***********************************/#define CLK_FREQ_MHZ       (50)#define t_data_us(t)       ((t)*CLK_FREQ_MHZ-1)   /* t is time tick,unit[us] */#define t_data_ms(t)       (t_data_us((t)*1000))  /* t is time tick,unit[ms] *//*********************************************************//*	       TIMER MODE REGISTER                       *//*********************************************************/#define  TM0_RUN      0x01  /* Timer 0 enable */#define  TM0_TOGGLE   0x02  /* 0, interval mode */#define  TM0_OUT_1    0x04  /* Timer 0 Initial TOUT0 value */#define  TM1_RUN      0x08  /* Timer 1 enable */#define  TM1_TOGGLE   0x10  /* 0, interval mode */#define  TM1_OUT_1    0x20  /* Timer 0 Initial TOUT0 value *//*********************************//* INTERRUPT SOURCES             *//*********************************/#define INT_EXTINT0	0#define INT_EXTINT1	1#define INT_EXTINT2	2#define INT_EXTINT3	3#define INT_UARTTX0	4#define INT_UARTRX0	5#define INT_UARTTX1	6#define INT_UARTRX1	7#define INT_GDMA0	8#define INT_GDMA1	9#define INT_TIMER0	10#define INT_TIMER1	11#define INT_HDLCTXA	12#define INT_HDLCRXA	13#define INT_HDLCTXB	14#define INT_HDLCRXB	15#define INT_BDMATX	16#define INT_BDMARX	17#define INT_MACTX	18#define INT_MACRX	19#define INT_IIC		20#define INT_GLOBAL	21#define N_IRQS         (21)#ifndef __ASSEMBLER__struct _irq_handler {	void                *m_data;	void (*m_func)( void *data);};#endif#endif /* __S3C4510_h */

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
精品婷婷伊人一区三区三| 国产精品久久国产精麻豆99网站 | 欧美aa在线视频| 国产精品久久久久久久久免费丝袜| 欧美中文一区二区三区| 精品一区二区国语对白| 亚洲国产中文字幕| 亚洲欧美日韩系列| 国产精品久久久爽爽爽麻豆色哟哟 | 国产偷国产偷亚洲高清人白洁| 欧美日韩亚洲综合在线 欧美亚洲特黄一级 | 黄色日韩三级电影| 久久99久久久久久久久久久| 视频一区中文字幕国产| 亚洲国产成人91porn| 国产农村妇女精品| 久久一区二区视频| 7777精品伊人久久久大香线蕉最新版| 在线精品视频一区二区三四| 日本高清视频一区二区| 99久久免费精品| 色婷婷精品久久二区二区蜜臀av | 国产一区二区免费在线| 久久国产精品第一页| 国产自产视频一区二区三区| av一区二区三区四区| 91久久久免费一区二区| 欧美一级片在线观看| 国产喂奶挤奶一区二区三区| 亚洲乱码中文字幕综合| 久久99久久99| 在线观看一区日韩| 欧美精品一区二区在线播放| 亚洲免费三区一区二区| 日韩不卡免费视频| 99这里只有久久精品视频| 欧美一区二区三区在线观看| 国产精品无人区| 日韩精品一级中文字幕精品视频免费观看 | 中文字幕亚洲在| 日韩福利视频导航| 99精品视频一区| 精品精品国产高清a毛片牛牛 | 成人伦理片在线| 欧美日韩三级视频| 国产精品女主播av| 日韩成人av影视| 91色乱码一区二区三区| 精品国产乱码91久久久久久网站| 亚洲卡通动漫在线| 国产91富婆露脸刺激对白| 欧美一级二级三级乱码| 亚洲影视在线观看| 99re这里只有精品6| 久久综合久久综合九色| 日本麻豆一区二区三区视频| 91久久精品一区二区| 中文一区二区在线观看| 国内精品免费在线观看| 日韩欧美一二区| 午夜欧美视频在线观看| 在线精品视频一区二区三四 | 欧美二区在线观看| 一区二区理论电影在线观看| 成人美女在线观看| 中文字幕av一区二区三区高| 国产精品乡下勾搭老头1| 欧美va亚洲va| 激情综合五月天| 日韩欧美一区在线| 九色综合狠狠综合久久| 欧美成人欧美edvon| 久久激情五月婷婷| 欧美精品一区二| 毛片不卡一区二区| 制服.丝袜.亚洲.中文.综合| 亚洲成人免费视频| 91精品国产免费| 麻豆中文一区二区| 精品久久久影院| 国产91高潮流白浆在线麻豆| 欧美激情在线一区二区三区| 成人综合婷婷国产精品久久蜜臀 | 五月天网站亚洲| 欧美日韩国产精选| 青青草91视频| 欧美大片一区二区| 粉嫩绯色av一区二区在线观看| 欧美极品美女视频| 91官网在线观看| 日韩有码一区二区三区| 亚洲精品在线观看网站| 成人久久视频在线观看| 一区二区三区国产| 日韩一区二区免费视频| 国产一区二区91| 亚洲日韩欧美一区二区在线| 欧美亚洲一区二区在线| 久久国产精品99久久久久久老狼| 久久亚洲二区三区| 色哟哟精品一区| 日本大胆欧美人术艺术动态 | 亚洲视频在线一区观看| 91网上在线视频| 午夜精品aaa| 国产三级精品在线| 欧美日韩一区二区三区四区五区| 久久精品国产久精国产| 中文字幕一区av| 日韩一二三区视频| eeuss国产一区二区三区| 午夜精品一区二区三区电影天堂 | 欧美一区二区播放| 成人激情免费网站| 日韩二区三区四区| 亚洲国产精品高清| 日韩欧美一级片| 91黄色免费网站| 国产.欧美.日韩| 日韩精品亚洲专区| 中文字幕中文在线不卡住| 日韩午夜av电影| 欧美系列亚洲系列| 国产精品中文字幕日韩精品 | 韩国午夜理伦三级不卡影院| 亚洲丝袜另类动漫二区| 欧美精品一区二区久久婷婷| 91福利资源站| 91影院在线观看| 国产高清精品在线| 久久国产精品无码网站| 爽好多水快深点欧美视频| 亚洲伦理在线精品| 中文字幕二三区不卡| 久久综合久久综合久久综合| 欧美理论片在线| 欧美日韩一区二区三区四区 | 免费看欧美美女黄的网站| 亚洲伦理在线免费看| 国产精品国产自产拍高清av| 久久人人97超碰com| 日韩一区二区视频| 91精品久久久久久蜜臀| 欧美夫妻性生活| 欧美日韩国产中文| 欧美精品三级日韩久久| 欧美日韩一本到| 欧美亚洲免费在线一区| 欧美午夜寂寞影院| 欧美手机在线视频| 在线国产亚洲欧美| 欧美体内she精高潮| 在线观看视频一区二区| 在线免费观看日本欧美| 在线精品视频一区二区| 日本道精品一区二区三区| 91在线视频观看| 欧美主播一区二区三区| 在线免费不卡电影| 欧美福利一区二区| 精品久久人人做人人爽| 久久亚洲免费视频| 国产精品久久久久一区二区三区| 中文一区在线播放| 一区二区三区欧美日| 亚洲精品国产第一综合99久久 | 日本久久电影网| 在线一区二区观看| 欧美伦理影视网| 亚洲国产成人私人影院tom| 国产婷婷色一区二区三区| 国产精品美女久久久久久久网站| 国产精品大尺度| 亚洲mv在线观看| 国产综合久久久久影院| 91在线丨porny丨国产| 欧美久久婷婷综合色| 精品88久久久久88久久久| 亚洲欧洲日产国产综合网| 亚洲福利一区二区| 韩国三级电影一区二区| 91蝌蚪porny九色| 日韩一区二区免费视频| 欧美国产欧美综合| 石原莉奈在线亚洲三区| 国产成人高清在线| 精品视频999| 欧美国产综合一区二区| 五月天激情小说综合| 国产sm精品调教视频网站| 欧美日韩免费观看一区三区| 久久一夜天堂av一区二区三区| 亚洲日穴在线视频| 国产麻豆精品在线| 欧美图片一区二区三区| 国产欧美日韩麻豆91| 蜜桃久久久久久久| 欧美午夜免费电影| 国产精品九色蝌蚪自拍| 久久精品av麻豆的观看方式|