亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? bf526_def.h

?? U-boot latest tarball
?? H
?? 第 1 頁 / 共 3 頁
字號:
#define USB_EP_NI1_TXMAXP              0xFFC03A40 /* Maximum packet size for Host Tx endpoint1 */#define USB_EP_NI1_TXCSR               0xFFC03A44 /* Control Status register for endpoint1 */#define USB_EP_NI1_RXMAXP              0xFFC03A48 /* Maximum packet size for Host Rx endpoint1 */#define USB_EP_NI1_RXCSR               0xFFC03A4C /* Control Status register for Host Rx endpoint1 */#define USB_EP_NI1_RXCOUNT             0xFFC03A50 /* Number of bytes received in endpoint1 FIFO */#define USB_EP_NI1_TXTYPE              0xFFC03A54 /* Sets the transaction protocol and peripheral endpoint number for the Host Tx endpoint1 */#define USB_EP_NI1_TXINTERVAL          0xFFC03A58 /* Sets the NAK response timeout on Endpoint1 */#define USB_EP_NI1_RXTYPE              0xFFC03A5C /* Sets the transaction protocol and peripheral endpoint number for the Host Rx endpoint1 */#define USB_EP_NI1_RXINTERVAL          0xFFC03A60 /* Sets the polling interval for Interrupt/Isochronous transfers or the NAK response timeout on Bulk transfers for Host Rx endpoint1 */#define USB_EP_NI1_TXCOUNT             0xFFC03A68 /* Number of bytes to be written to the+H102 endpoint1 Tx FIFO */#define USB_EP_NI2_TXMAXP              0xFFC03A80 /* Maximum packet size for Host Tx endpoint2 */#define USB_EP_NI2_TXCSR               0xFFC03A84 /* Control Status register for endpoint2 */#define USB_EP_NI2_RXMAXP              0xFFC03A88 /* Maximum packet size for Host Rx endpoint2 */#define USB_EP_NI2_RXCSR               0xFFC03A8C /* Control Status register for Host Rx endpoint2 */#define USB_EP_NI2_RXCOUNT             0xFFC03A90 /* Number of bytes received in endpoint2 FIFO */#define USB_EP_NI2_TXTYPE              0xFFC03A94 /* Sets the transaction protocol and peripheral endpoint number for the Host Tx endpoint2 */#define USB_EP_NI2_TXINTERVAL          0xFFC03A98 /* Sets the NAK response timeout on Endpoint2 */#define USB_EP_NI2_RXTYPE              0xFFC03A9C /* Sets the transaction protocol and peripheral endpoint number for the Host Rx endpoint2 */#define USB_EP_NI2_RXINTERVAL          0xFFC03AA0 /* Sets the polling interval for Interrupt/Isochronous transfers or the NAK response timeout on Bulk transfers for Host Rx endpoint2 */#define USB_EP_NI2_TXCOUNT             0xFFC03AA8 /* Number of bytes to be written to the endpoint2 Tx FIFO */#define USB_EP_NI3_TXMAXP              0xFFC03AC0 /* Maximum packet size for Host Tx endpoint3 */#define USB_EP_NI3_TXCSR               0xFFC03AC4 /* Control Status register for endpoint3 */#define USB_EP_NI3_RXMAXP              0xFFC03AC8 /* Maximum packet size for Host Rx endpoint3 */#define USB_EP_NI3_RXCSR               0xFFC03ACC /* Control Status register for Host Rx endpoint3 */#define USB_EP_NI3_RXCOUNT             0xFFC03AD0 /* Number of bytes received in endpoint3 FIFO */#define USB_EP_NI3_TXTYPE              0xFFC03AD4 /* Sets the transaction protocol and peripheral endpoint number for the Host Tx endpoint3 */#define USB_EP_NI3_TXINTERVAL          0xFFC03AD8 /* Sets the NAK response timeout on Endpoint3 */#define USB_EP_NI3_RXTYPE              0xFFC03ADC /* Sets the transaction protocol and peripheral endpoint number for the Host Rx endpoint3 */#define USB_EP_NI3_RXINTERVAL          0xFFC03AE0 /* Sets the polling interval for Interrupt/Isochronous transfers or the NAK response timeout on Bulk transfers for Host Rx endpoint3 */#define USB_EP_NI3_TXCOUNT             0xFFC03AE8 /* Number of bytes to be written to the H124endpoint3 Tx FIFO */#define USB_EP_NI4_TXMAXP              0xFFC03B00 /* Maximum packet size for Host Tx endpoint4 */#define USB_EP_NI4_TXCSR               0xFFC03B04 /* Control Status register for endpoint4 */#define USB_EP_NI4_RXMAXP              0xFFC03B08 /* Maximum packet size for Host Rx endpoint4 */#define USB_EP_NI4_RXCSR               0xFFC03B0C /* Control Status register for Host Rx endpoint4 */#define USB_EP_NI4_RXCOUNT             0xFFC03B10 /* Number of bytes received in endpoint4 FIFO */#define USB_EP_NI4_TXTYPE              0xFFC03B14 /* Sets the transaction protocol and peripheral endpoint number for the Host Tx endpoint4 */#define USB_EP_NI4_TXINTERVAL          0xFFC03B18 /* Sets the NAK response timeout on Endpoint4 */#define USB_EP_NI4_RXTYPE              0xFFC03B1C /* Sets the transaction protocol and peripheral endpoint number for the Host Rx endpoint4 */#define USB_EP_NI4_RXINTERVAL          0xFFC03B20 /* Sets the polling interval for Interrupt/Isochronous transfers or the NAK response timeout on Bulk transfers for Host Rx endpoint4 */#define USB_EP_NI4_TXCOUNT             0xFFC03B28 /* Number of bytes to be written to the endpoint4 Tx FIFO */#define USB_EP_NI5_TXMAXP              0xFFC03B40 /* Maximum packet size for Host Tx endpoint5 */#define USB_EP_NI5_TXCSR               0xFFC03B44 /* Control Status register for endpoint5 */#define USB_EP_NI5_RXMAXP              0xFFC03B48 /* Maximum packet size for Host Rx endpoint5 */#define USB_EP_NI5_RXCSR               0xFFC03B4C /* Control Status register for Host Rx endpoint5 */#define USB_EP_NI5_RXCOUNT             0xFFC03B50 /* Number of bytes received in endpoint5 FIFO */#define USB_EP_NI5_TXTYPE              0xFFC03B54 /* Sets the transaction protocol and peripheral endpoint number for the Host Tx endpoint5 */#define USB_EP_NI5_TXINTERVAL          0xFFC03B58 /* Sets the NAK response timeout on Endpoint5 */#define USB_EP_NI5_RXTYPE              0xFFC03B5C /* Sets the transaction protocol and peripheral endpoint number for the Host Rx endpoint5 */#define USB_EP_NI5_RXINTERVAL          0xFFC03B60 /* Sets the polling interval for Interrupt/Isochronous transfers or the NAK response timeout on Bulk transfers for Host Rx endpoint5 */#define USB_EP_NI5_TXCOUNT             0xFFC03B68 /* Number of bytes to be written to the endpoint5 Tx FIFO */#define USB_EP_NI6_TXMAXP              0xFFC03B80 /* Maximum packet size for Host Tx endpoint6 */#define USB_EP_NI6_TXCSR               0xFFC03B84 /* Control Status register for endpoint6 */#define USB_EP_NI6_RXMAXP              0xFFC03B88 /* Maximum packet size for Host Rx endpoint6 */#define USB_EP_NI6_RXCSR               0xFFC03B8C /* Control Status register for Host Rx endpoint6 */#define USB_EP_NI6_RXCOUNT             0xFFC03B90 /* Number of bytes received in endpoint6 FIFO */#define USB_EP_NI6_TXTYPE              0xFFC03B94 /* Sets the transaction protocol and peripheral endpoint number for the Host Tx endpoint6 */#define USB_EP_NI6_TXINTERVAL          0xFFC03B98 /* Sets the NAK response timeout on Endpoint6 */#define USB_EP_NI6_RXTYPE              0xFFC03B9C /* Sets the transaction protocol and peripheral endpoint number for the Host Rx endpoint6 */#define USB_EP_NI6_RXINTERVAL          0xFFC03BA0 /* Sets the polling interval for Interrupt/Isochronous transfers or the NAK response timeout on Bulk transfers for Host Rx endpoint6 */#define USB_EP_NI6_TXCOUNT             0xFFC03BA8 /* Number of bytes to be written to the endpoint6 Tx FIFO */#define USB_EP_NI7_TXMAXP              0xFFC03BC0 /* Maximum packet size for Host Tx endpoint7 */#define USB_EP_NI7_TXCSR               0xFFC03BC4 /* Control Status register for endpoint7 */#define USB_EP_NI7_RXMAXP              0xFFC03BC8 /* Maximum packet size for Host Rx endpoint7 */#define USB_EP_NI7_RXCSR               0xFFC03BCC /* Control Status register for Host Rx endpoint7 */#define USB_EP_NI7_RXCOUNT             0xFFC03BD0 /* Number of bytes received in endpoint7 FIFO */#define USB_EP_NI7_TXTYPE              0xFFC03BD4 /* Sets the transaction protocol and peripheral endpoint number for the Host Tx endpoint7 */#define USB_EP_NI7_TXINTERVAL          0xFFC03BD8 /* Sets the NAK response timeout on Endpoint7 */#define USB_EP_NI7_RXTYPE              0xFFC03BDC /* Sets the transaction protocol and peripheral endpoint number for the Host Rx endpoint7 */#define USB_EP_NI7_RXINTERVAL          0xFFC03BF0 /* Sets the polling interval for Interrupt/Isochronous transfers or the NAK response timeout on Bulk transfers for Host Rx endpoint7 */#define USB_EP_NI7_TXCOUNT             0xFFC03BF8 /* Number of bytes to be written to the endpoint7 Tx FIFO */#define USB_DMA_INTERRUPT              0xFFC03C00 /* Indicates pending interrupts for the DMA channels */#define USB_DMA0_CONTROL               0xFFC03C04 /* DMA master channel 0 configuration */#define USB_DMA0_ADDRLOW               0xFFC03C08 /* Lower 16-bits of memory source/destination address for DMA master channel 0 */#define USB_DMA0_ADDRHIGH              0xFFC03C0C /* Upper 16-bits of memory source/destination address for DMA master channel 0 */#define USB_DMA0_COUNTLOW              0xFFC03C10 /* Lower 16-bits of byte count of DMA transfer for DMA master channel 0 */#define USB_DMA0_COUNTHIGH             0xFFC03C14 /* Upper 16-bits of byte count of DMA transfer for DMA master channel 0 */#define USB_DMA1_CONTROL               0xFFC03C24 /* DMA master channel 1 configuration */#define USB_DMA1_ADDRLOW               0xFFC03C28 /* Lower 16-bits of memory source/destination address for DMA master channel 1 */#define USB_DMA1_ADDRHIGH              0xFFC03C2C /* Upper 16-bits of memory source/destination address for DMA master channel 1 */#define USB_DMA1_COUNTLOW              0xFFC03C30 /* Lower 16-bits of byte count of DMA transfer for DMA master channel 1 */#define USB_DMA1_COUNTHIGH             0xFFC03C34 /* Upper 16-bits of byte count of DMA transfer for DMA master channel 1 */#define USB_DMA2_CONTROL               0xFFC03C44 /* DMA master channel 2 configuration */#define USB_DMA2_ADDRLOW               0xFFC03C48 /* Lower 16-bits of memory source/destination address for DMA master channel 2 */#define USB_DMA2_ADDRHIGH              0xFFC03C4C /* Upper 16-bits of memory source/destination address for DMA master channel 2 */#define USB_DMA2_COUNTLOW              0xFFC03C50 /* Lower 16-bits of byte count of DMA transfer for DMA master channel 2 */#define USB_DMA2_COUNTHIGH             0xFFC03C54 /* Upper 16-bits of byte count of DMA transfer for DMA master channel 2 */#define USB_DMA3_CONTROL               0xFFC03C64 /* DMA master channel 3 configuration */#define USB_DMA3_ADDRLOW               0xFFC03C68 /* Lower 16-bits of memory source/destination address for DMA master channel 3 */#define USB_DMA3_ADDRHIGH              0xFFC03C6C /* Upper 16-bits of memory source/destination address for DMA master channel 3 */#define USB_DMA3_COUNTLOW              0xFFC03C70 /* Lower 16-bits of byte count of DMA transfer for DMA master channel 3 */#define USB_DMA3_COUNTHIGH             0xFFC03C74 /* Upper 16-bits of byte count of DMA transfer for DMA master channel 3 */#define USB_DMA4_CONTROL               0xFFC03C84 /* DMA master channel 4 configuration */#define USB_DMA4_ADDRLOW               0xFFC03C88 /* Lower 16-bits of memory source/destination address for DMA master channel 4 */#define USB_DMA4_ADDRHIGH              0xFFC03C8C /* Upper 16-bits of memory source/destination address for DMA master channel 4 */#define USB_DMA4_COUNTLOW              0xFFC03C90 /* Lower 16-bits of byte count of DMA transfer for DMA master channel 4 */#define USB_DMA4_COUNTHIGH             0xFFC03C94 /* Upper 16-bits of byte count of DMA transfer for DMA master channel 4 */#define USB_DMA5_CONTROL               0xFFC03CA4 /* DMA master channel 5 configuration */#define USB_DMA5_ADDRLOW               0xFFC03CA8 /* Lower 16-bits of memory source/destination address for DMA master channel 5 */#define USB_DMA5_ADDRHIGH              0xFFC03CAC /* Upper 16-bits of memory source/destination address for DMA master channel 5 */#define USB_DMA5_COUNTLOW              0xFFC03CB0 /* Lower 16-bits of byte count of DMA transfer for DMA master channel 5 */#define USB_DMA5_COUNTHIGH             0xFFC03CB4 /* Upper 16-bits of byte count of DMA transfer for DMA master channel 5 */#define USB_DMA6_CONTROL               0xFFC03CC4 /* DMA master channel 6 configuration */#define USB_DMA6_ADDRLOW               0xFFC03CC8 /* Lower 16-bits of memory source/destination address for DMA master channel 6 */#define USB_DMA6_ADDRHIGH              0xFFC03CCC /* Upper 16-bits of memory source/destination address for DMA master channel 6 */#define USB_DMA6_COUNTLOW              0xFFC03CD0 /* Lower 16-bits of byte count of DMA transfer for DMA master channel 6 */#define USB_DMA6_COUNTHIGH             0xFFC03CD4 /* Upper 16-bits of byte count of DMA transfer for DMA master channel 6 */#define USB_DMA7_CONTROL               0xFFC03CE4 /* DMA master channel 7 configuration */#define USB_DMA7_ADDRLOW               0xFFC03CE8 /* Lower 16-bits of memory source/destination address for DMA master channel 7 */#define USB_DMA7_ADDRHIGH              0xFFC03CEC /* Upper 16-bits of memory source/destination address for DMA master channel 7 */#define USB_DMA7_COUNTLOW              0xFFC03CF0 /* Lower 16-bits of byte count of DMA transfer for DMA master channel 7 */#define USB_DMA7_COUNTHIGH             0xFFC03CF4 /* Upper 16-bits of byte count of DMA transfer for DMA master channel 7 */#define L1_DATA_A_SRAM 0xFF800000 /* 0xFF800000 -> 0xFF803FFF Data Bank A SRAM */#define L1_DATA_A_SRAM_SIZE (0xFF803FFF - 0xFF800000 + 1)#define L1_DATA_A_SRAM_END (L1_DATA_A_SRAM + L1_DATA_A_SRAM_SIZE)#define L1_DATA_B_SRAM 0xFF900000 /* 0xFF900000 -> 0xFF903FFF Data Bank B SRAM */#define L1_DATA_B_SRAM_SIZE (0xFF903FFF - 0xFF900000 + 1)#define L1_DATA_B_SRAM_END (L1_DATA_B_SRAM + L1_DATA_B_SRAM_SIZE)#define L1_INST_SRAM 0xFFA00000 /* 0xFFA00000 -> 0xFFA07FFF Instruction Bank A SRAM */#define L1_INST_SRAM_SIZE (0xFFA07FFF - 0xFFA00000 + 1)#define L1_INST_SRAM_END (L1_INST_SRAM + L1_INST_SRAM_SIZE)#define L1_SRAM_SCRATCH 0xFFB00000 /* 0xFFB00000 -> 0xFFB00FFF Scratchpad SRAM */#define L1_SRAM_SCRATCH_SIZE (0xFFB00FFF - 0xFFB00000 + 1)#define L1_SRAM_SCRATCH_END (L1_SRAM_SCRATCH + L1_SRAM_SCRATCH_SIZE)#define SYSMMR_BASE 0xFFC00000 /* 0xFFC00000 -> 0xFFFFFFFF MMR registers */#define SYSMMR_BASE_SIZE (0xFFFFFFFF - 0xFFC00000 + 1)#define SYSMMR_BASE_END (SYSMMR_BASE + SYSMMR_BASE_SIZE)#endif /* __BFIN_DEF_ADSP_BF526_proc__ */

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲男同1069视频| 久久精品理论片| 欧美精品一区二区三区蜜臀| 99久久久国产精品免费蜜臀| 免费视频最近日韩| 国产精品国产自产拍高清av王其 | 色综合色狠狠天天综合色| 午夜精品在线看| 国产精品久久久久久久久久久免费看| 在线播放欧美女士性生活| 99精品久久免费看蜜臀剧情介绍| 免费在线观看日韩欧美| 亚洲影视在线观看| 国产精品乱码人人做人人爱| 日韩一区二区三区免费观看| 色综合天天综合网天天狠天天 | 午夜精品福利久久久| 国产精品区一区二区三区| 日韩亚洲欧美综合| 欧美日韩成人一区二区| 色视频成人在线观看免| 不卡电影一区二区三区| 国精产品一区一区三区mba桃花| 香蕉久久一区二区不卡无毒影院| 亚洲老妇xxxxxx| ●精品国产综合乱码久久久久| 国产亚洲精品精华液| 欧美成人激情免费网| 9191久久久久久久久久久| 91啪在线观看| 成人国产电影网| 成人av网在线| 成人18视频日本| 北岛玲一区二区三区四区| 成人免费av在线| 成人精品小蝌蚪| jizzjizzjizz欧美| 高潮精品一区videoshd| 国产成人在线视频网址| 国产毛片精品国产一区二区三区| 日产精品久久久久久久性色| 午夜av一区二区三区| 五月婷婷综合在线| 日韩精品电影一区亚洲| 石原莉奈在线亚洲三区| 久久精品国产久精国产| 久久99国产精品麻豆| 国产一区二区中文字幕| 国产盗摄女厕一区二区三区 | 欧美日韩电影在线| 欧美精品在线一区二区三区| 555www色欧美视频| 5月丁香婷婷综合| 精品国产制服丝袜高跟| 久久久久久日产精品| 欧美国产精品专区| 亚洲人成伊人成综合网小说| 亚洲午夜视频在线观看| 美国十次综合导航| 国内精品写真在线观看| 国产91精品露脸国语对白| av午夜一区麻豆| 欧美日韩综合在线| 欧美变态口味重另类| 中文字幕成人av| 亚洲美女视频在线| 视频一区二区不卡| 国产乱子伦视频一区二区三区| 不卡av在线免费观看| 欧美中文字幕一区| 欧美成人艳星乳罩| 日韩久久一区二区| 日韩中文字幕一区二区三区| 国产一区二区三区免费在线观看| 成人国产精品免费网站| 欧美日韩国产影片| 国产亚洲欧美色| 亚洲综合激情小说| 国产一区二三区| 欧美伊人久久久久久久久影院 | 欧美电视剧免费观看| 亚洲国产成人在线| 亚洲成人www| 国产999精品久久| 欧美日韩不卡一区二区| 久久久久国产精品麻豆| 亚洲电影在线播放| 国产福利一区在线观看| 欧亚洲嫩模精品一区三区| 久久综合色天天久久综合图片| 一区二区三区四区国产精品| 激情综合色丁香一区二区| 日本高清不卡aⅴ免费网站| 精品国产成人系列| 亚洲卡通欧美制服中文| 精品一区二区在线观看| 欧美日韩在线亚洲一区蜜芽| 欧美激情一二三区| 免费一级欧美片在线观看| 色婷婷久久一区二区三区麻豆| 欧美va天堂va视频va在线| 亚洲综合色网站| 成人午夜电影网站| 精品国产亚洲在线| 午夜精品久久久久久久久久久 | 成人av电影观看| 精品久久久久久久久久久久久久久久久 | av资源网一区| 日韩精品一区二区三区老鸭窝 | 国产成人高清视频| 欧美videos大乳护士334| 亚洲成人在线免费| 91麻豆自制传媒国产之光| 久久日韩粉嫩一区二区三区| 日日摸夜夜添夜夜添亚洲女人| 91久久精品网| 欧美国产欧美综合| 国产精品一区一区| 欧美成人vps| 日韩精品成人一区二区在线| 欧美性xxxxxxxx| 亚洲三级久久久| a在线播放不卡| 国产婷婷色一区二区三区| 韩国一区二区视频| 欧美一二三区在线| 日韩中文字幕av电影| 欧美日韩1234| 亚洲一区二区三区影院| 91久久一区二区| 亚洲人快播电影网| 91美女片黄在线观看| 综合激情成人伊人| 一本大道综合伊人精品热热| 国产精品久久久久久久久果冻传媒| 国产毛片精品视频| 国产清纯在线一区二区www| 国产不卡视频在线播放| 国产偷v国产偷v亚洲高清| 国产成人综合亚洲91猫咪| 欧美激情资源网| 成人精品免费看| 日韩码欧中文字| 欧洲亚洲国产日韩| 无吗不卡中文字幕| 精品少妇一区二区三区日产乱码| 久久 天天综合| 久久久久国产一区二区三区四区 | 激情综合一区二区三区| 久久免费美女视频| 成人丝袜高跟foot| 亚洲激情自拍视频| 欧美综合视频在线观看| 亚洲一区二区三区视频在线播放| 欧美日韩国产影片| 久久国产精品99精品国产 | 亚洲午夜国产一区99re久久| 精品视频全国免费看| 日韩成人av影视| 久久品道一品道久久精品| 不卡的电影网站| 亚洲午夜免费视频| 精品乱人伦一区二区三区| 高清成人在线观看| 亚洲国产欧美日韩另类综合| 日韩视频永久免费| 国产成人免费视频网站 | 91精品国产综合久久婷婷香蕉| 六月婷婷色综合| 国产精品二三区| 8x福利精品第一导航| 国产福利精品一区二区| 一级做a爱片久久| 日韩一区二区三区视频在线观看| 国产a区久久久| 亚洲国产另类精品专区| 久久亚洲一级片| 在线观看不卡一区| 国产呦萝稀缺另类资源| 一区二区三区色| 欧美成人三级在线| 色噜噜久久综合| 激情综合网av| 亚洲一区在线电影| 亚洲精品一区二区在线观看| 91碰在线视频| 韩国一区二区视频| 亚洲国产日韩一区二区| 国产三级一区二区三区| 欧美日韩免费观看一区三区| 丰满少妇久久久久久久| 日韩国产高清在线| 中文字幕日本乱码精品影院| 欧美一区二区免费观在线| 不卡电影一区二区三区| 麻豆一区二区三区| 亚洲精品视频在线看| 国产亚洲综合在线| 欧美一级午夜免费电影| 在线免费av一区|