亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? adsp-edn-bf534-extended_cdef.h

?? U-boot latest tarball
?? H
?? 第 1 頁 / 共 5 頁
字號:
/* DO NOT EDIT THIS FILE * Automatically generated by generate-cdef-headers.xsl * DO NOT EDIT THIS FILE */#ifndef __BFIN_CDEF_ADSP_EDN_BF534_extended__#define __BFIN_CDEF_ADSP_EDN_BF534_extended__#define pPLL_CTL                       ((uint16_t volatile *)PLL_CTL) /* PLL Control Register */#define bfin_read_PLL_CTL()            bfin_read16(PLL_CTL)#define bfin_write_PLL_CTL(val)        bfin_write16(PLL_CTL, val)#define pPLL_DIV                       ((uint16_t volatile *)PLL_DIV) /* PLL Divide Register */#define bfin_read_PLL_DIV()            bfin_read16(PLL_DIV)#define bfin_write_PLL_DIV(val)        bfin_write16(PLL_DIV, val)#define pVR_CTL                        ((uint16_t volatile *)VR_CTL) /* Voltage Regulator Control Register */#define bfin_read_VR_CTL()             bfin_read16(VR_CTL)#define bfin_write_VR_CTL(val)         bfin_write16(VR_CTL, val)#define pPLL_STAT                      ((uint16_t volatile *)PLL_STAT) /* PLL Status Register */#define bfin_read_PLL_STAT()           bfin_read16(PLL_STAT)#define bfin_write_PLL_STAT(val)       bfin_write16(PLL_STAT, val)#define pPLL_LOCKCNT                   ((uint16_t volatile *)PLL_LOCKCNT) /* PLL Lock Count Register */#define bfin_read_PLL_LOCKCNT()        bfin_read16(PLL_LOCKCNT)#define bfin_write_PLL_LOCKCNT(val)    bfin_write16(PLL_LOCKCNT, val)#define pSWRST                         ((uint16_t volatile *)SWRST) /* Software Reset Register */#define bfin_read_SWRST()              bfin_read16(SWRST)#define bfin_write_SWRST(val)          bfin_write16(SWRST, val)#define pSYSCR                         ((uint16_t volatile *)SYSCR) /* System Configuration Register */#define bfin_read_SYSCR()              bfin_read16(SYSCR)#define bfin_write_SYSCR(val)          bfin_write16(SYSCR, val)#define pSIC_RVECT                     ((uint32_t volatile *)SIC_RVECT) /* Interrupt Reset Vector Address Register */#define bfin_read_SIC_RVECT()          bfin_read32(SIC_RVECT)#define bfin_write_SIC_RVECT(val)      bfin_write32(SIC_RVECT, val)#define pSIC_IMASK                     ((uint32_t volatile *)SIC_IMASK) /* Interrupt Mask Register */#define bfin_read_SIC_IMASK()          bfin_read32(SIC_IMASK)#define bfin_write_SIC_IMASK(val)      bfin_write32(SIC_IMASK, val)#define pSIC_IAR0                      ((uint32_t volatile *)SIC_IAR0) /* Interrupt Assignment Register 0 */#define bfin_read_SIC_IAR0()           bfin_read32(SIC_IAR0)#define bfin_write_SIC_IAR0(val)       bfin_write32(SIC_IAR0, val)#define pSIC_IAR1                      ((uint32_t volatile *)SIC_IAR1) /* Interrupt Assignment Register 1 */#define bfin_read_SIC_IAR1()           bfin_read32(SIC_IAR1)#define bfin_write_SIC_IAR1(val)       bfin_write32(SIC_IAR1, val)#define pSIC_IAR2                      ((uint32_t volatile *)SIC_IAR2) /* Interrupt Assignment Register 2 */#define bfin_read_SIC_IAR2()           bfin_read32(SIC_IAR2)#define bfin_write_SIC_IAR2(val)       bfin_write32(SIC_IAR2, val)#define pSIC_IAR3                      ((uint32_t volatile *)SIC_IAR3) /* Interrupt Assignment Register 3 */#define bfin_read_SIC_IAR3()           bfin_read32(SIC_IAR3)#define bfin_write_SIC_IAR3(val)       bfin_write32(SIC_IAR3, val)#define pSIC_ISR                       ((uint32_t volatile *)SIC_ISR) /* Interrupt Status Register */#define bfin_read_SIC_ISR()            bfin_read32(SIC_ISR)#define bfin_write_SIC_ISR(val)        bfin_write32(SIC_ISR, val)#define pSIC_IWR                       ((uint32_t volatile *)SIC_IWR) /* Interrupt Wakeup Register */#define bfin_read_SIC_IWR()            bfin_read32(SIC_IWR)#define bfin_write_SIC_IWR(val)        bfin_write32(SIC_IWR, val)#define pWDOG_CTL                      ((uint16_t volatile *)WDOG_CTL) /* Watchdog Control Register */#define bfin_read_WDOG_CTL()           bfin_read16(WDOG_CTL)#define bfin_write_WDOG_CTL(val)       bfin_write16(WDOG_CTL, val)#define pWDOG_CNT                      ((uint32_t volatile *)WDOG_CNT) /* Watchdog Count Register */#define bfin_read_WDOG_CNT()           bfin_read32(WDOG_CNT)#define bfin_write_WDOG_CNT(val)       bfin_write32(WDOG_CNT, val)#define pWDOG_STAT                     ((uint32_t volatile *)WDOG_STAT) /* Watchdog Status Register */#define bfin_read_WDOG_STAT()          bfin_read32(WDOG_STAT)#define bfin_write_WDOG_STAT(val)      bfin_write32(WDOG_STAT, val)#define pRTC_STAT                      ((uint32_t volatile *)RTC_STAT) /* RTC Status Register */#define bfin_read_RTC_STAT()           bfin_read32(RTC_STAT)#define bfin_write_RTC_STAT(val)       bfin_write32(RTC_STAT, val)#define pRTC_ICTL                      ((uint16_t volatile *)RTC_ICTL) /* RTC Interrupt Control Register */#define bfin_read_RTC_ICTL()           bfin_read16(RTC_ICTL)#define bfin_write_RTC_ICTL(val)       bfin_write16(RTC_ICTL, val)#define pRTC_ISTAT                     ((uint16_t volatile *)RTC_ISTAT) /* RTC Interrupt Status Register */#define bfin_read_RTC_ISTAT()          bfin_read16(RTC_ISTAT)#define bfin_write_RTC_ISTAT(val)      bfin_write16(RTC_ISTAT, val)#define pRTC_SWCNT                     ((uint16_t volatile *)RTC_SWCNT) /* RTC Stopwatch Count Register */#define bfin_read_RTC_SWCNT()          bfin_read16(RTC_SWCNT)#define bfin_write_RTC_SWCNT(val)      bfin_write16(RTC_SWCNT, val)#define pRTC_ALARM                     ((uint32_t volatile *)RTC_ALARM) /* RTC Alarm Time Register */#define bfin_read_RTC_ALARM()          bfin_read32(RTC_ALARM)#define bfin_write_RTC_ALARM(val)      bfin_write32(RTC_ALARM, val)#define pRTC_PREN                      ((uint16_t volatile *)RTC_PREN) /* RTC Prescaler Enable Register */#define bfin_read_RTC_PREN()           bfin_read16(RTC_PREN)#define bfin_write_RTC_PREN(val)       bfin_write16(RTC_PREN, val)#define pUART0_THR                     ((uint16_t volatile *)UART0_THR) /* Transmit Holding register */#define bfin_read_UART0_THR()          bfin_read16(UART0_THR)#define bfin_write_UART0_THR(val)      bfin_write16(UART0_THR, val)#define pUART0_RBR                     ((uint16_t volatile *)UART0_RBR) /* Receive Buffer register */#define bfin_read_UART0_RBR()          bfin_read16(UART0_RBR)#define bfin_write_UART0_RBR(val)      bfin_write16(UART0_RBR, val)#define pUART0_DLL                     ((uint16_t volatile *)UART0_DLL) /* Divisor Latch (Low-Byte) */#define bfin_read_UART0_DLL()          bfin_read16(UART0_DLL)#define bfin_write_UART0_DLL(val)      bfin_write16(UART0_DLL, val)#define pUART0_IER                     ((uint16_t volatile *)UART0_IER) /* Interrupt Enable Register */#define bfin_read_UART0_IER()          bfin_read16(UART0_IER)#define bfin_write_UART0_IER(val)      bfin_write16(UART0_IER, val)#define pUART0_DLH                     ((uint16_t volatile *)UART0_DLH) /* Divisor Latch (High-Byte) */#define bfin_read_UART0_DLH()          bfin_read16(UART0_DLH)#define bfin_write_UART0_DLH(val)      bfin_write16(UART0_DLH, val)#define pUART0_IIR                     ((uint16_t volatile *)UART0_IIR) /* Interrupt Identification Register */#define bfin_read_UART0_IIR()          bfin_read16(UART0_IIR)#define bfin_write_UART0_IIR(val)      bfin_write16(UART0_IIR, val)#define pUART0_LCR                     ((uint16_t volatile *)UART0_LCR) /* Line Control Register */#define bfin_read_UART0_LCR()          bfin_read16(UART0_LCR)#define bfin_write_UART0_LCR(val)      bfin_write16(UART0_LCR, val)#define pUART0_MCR                     ((uint16_t volatile *)UART0_MCR) /* Modem Control Register */#define bfin_read_UART0_MCR()          bfin_read16(UART0_MCR)#define bfin_write_UART0_MCR(val)      bfin_write16(UART0_MCR, val)#define pUART0_LSR                     ((uint16_t volatile *)UART0_LSR) /* Line Status Register */#define bfin_read_UART0_LSR()          bfin_read16(UART0_LSR)#define bfin_write_UART0_LSR(val)      bfin_write16(UART0_LSR, val)#define pUART0_MSR                     ((uint16_t volatile *)UART0_MSR) /* Modem Status Register */#define bfin_read_UART0_MSR()          bfin_read16(UART0_MSR)#define bfin_write_UART0_MSR(val)      bfin_write16(UART0_MSR, val)#define pUART0_SCR                     ((uint16_t volatile *)UART0_SCR) /* SCR Scratch Register */#define bfin_read_UART0_SCR()          bfin_read16(UART0_SCR)#define bfin_write_UART0_SCR(val)      bfin_write16(UART0_SCR, val)#define pUART0_GCTL                    ((uint16_t volatile *)UART0_GCTL) /* Global Control Register */#define bfin_read_UART0_GCTL()         bfin_read16(UART0_GCTL)#define bfin_write_UART0_GCTL(val)     bfin_write16(UART0_GCTL, val)#define pSPI_CTL                       ((uint16_t volatile *)SPI_CTL) /* SPI Control Register */#define bfin_read_SPI_CTL()            bfin_read16(SPI_CTL)#define bfin_write_SPI_CTL(val)        bfin_write16(SPI_CTL, val)#define pSPI_FLG                       ((uint16_t volatile *)SPI_FLG) /* SPI Flag register */#define bfin_read_SPI_FLG()            bfin_read16(SPI_FLG)#define bfin_write_SPI_FLG(val)        bfin_write16(SPI_FLG, val)#define pSPI_STAT                      ((uint16_t volatile *)SPI_STAT) /* SPI Status register */#define bfin_read_SPI_STAT()           bfin_read16(SPI_STAT)#define bfin_write_SPI_STAT(val)       bfin_write16(SPI_STAT, val)#define pSPI_TDBR                      ((uint16_t volatile *)SPI_TDBR) /* SPI Transmit Data Buffer Register */#define bfin_read_SPI_TDBR()           bfin_read16(SPI_TDBR)#define bfin_write_SPI_TDBR(val)       bfin_write16(SPI_TDBR, val)#define pSPI_RDBR                      ((uint16_t volatile *)SPI_RDBR) /* SPI Receive Data Buffer Register */#define bfin_read_SPI_RDBR()           bfin_read16(SPI_RDBR)#define bfin_write_SPI_RDBR(val)       bfin_write16(SPI_RDBR, val)#define pSPI_BAUD                      ((uint16_t volatile *)SPI_BAUD) /* SPI Baud rate Register */#define bfin_read_SPI_BAUD()           bfin_read16(SPI_BAUD)#define bfin_write_SPI_BAUD(val)       bfin_write16(SPI_BAUD, val)#define pSPI_SHADOW                    ((uint16_t volatile *)SPI_SHADOW) /* SPI_RDBR Shadow Register */#define bfin_read_SPI_SHADOW()         bfin_read16(SPI_SHADOW)#define bfin_write_SPI_SHADOW(val)     bfin_write16(SPI_SHADOW, val)#define pTIMER0_CONFIG                 ((uint16_t volatile *)TIMER0_CONFIG) /* Timer 0 Configuration Register */#define bfin_read_TIMER0_CONFIG()      bfin_read16(TIMER0_CONFIG)#define bfin_write_TIMER0_CONFIG(val)  bfin_write16(TIMER0_CONFIG, val)#define pTIMER0_COUNTER                ((uint32_t volatile *)TIMER0_COUNTER) /* Timer 0 Counter Register */#define bfin_read_TIMER0_COUNTER()     bfin_read32(TIMER0_COUNTER)#define bfin_write_TIMER0_COUNTER(val) bfin_write32(TIMER0_COUNTER, val)#define pTIMER0_PERIOD                 ((uint32_t volatile *)TIMER0_PERIOD) /* Timer 0 Period Register */#define bfin_read_TIMER0_PERIOD()      bfin_read32(TIMER0_PERIOD)#define bfin_write_TIMER0_PERIOD(val)  bfin_write32(TIMER0_PERIOD, val)#define pTIMER0_WIDTH                  ((uint32_t volatile *)TIMER0_WIDTH) /* Timer 0 Width Register */#define bfin_read_TIMER0_WIDTH()       bfin_read32(TIMER0_WIDTH)#define bfin_write_TIMER0_WIDTH(val)   bfin_write32(TIMER0_WIDTH, val)#define pTIMER1_CONFIG                 ((uint16_t volatile *)TIMER1_CONFIG) /* Timer 1 Configuration Register */#define bfin_read_TIMER1_CONFIG()      bfin_read16(TIMER1_CONFIG)#define bfin_write_TIMER1_CONFIG(val)  bfin_write16(TIMER1_CONFIG, val)#define pTIMER1_COUNTER                ((uint32_t volatile *)TIMER1_COUNTER) /* Timer 1 Counter Register */#define bfin_read_TIMER1_COUNTER()     bfin_read32(TIMER1_COUNTER)#define bfin_write_TIMER1_COUNTER(val) bfin_write32(TIMER1_COUNTER, val)#define pTIMER1_PERIOD                 ((uint32_t volatile *)TIMER1_PERIOD) /* Timer 1 Period Register */

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产精品青草久久| 欧美成人激情免费网| 国产精品久久影院| 国产宾馆实践打屁股91| 国产欧美日韩精品一区| 大尺度一区二区| 最新国产精品久久精品| 99精品视频在线免费观看| 亚洲视频中文字幕| 欧美视频三区在线播放| 日韩精品色哟哟| 久久精品综合网| 色94色欧美sute亚洲13| 亚洲电影中文字幕在线观看| 正在播放亚洲一区| 国产在线视视频有精品| 久久精品亚洲乱码伦伦中文| 91亚洲永久精品| 性久久久久久久久久久久| 精品va天堂亚洲国产| 成人av在线看| 五月激情综合色| 久久久久免费观看| 色偷偷88欧美精品久久久| 免费观看91视频大全| 国产精品免费免费| 在线不卡一区二区| 国产精品77777| 亚洲高清不卡在线观看| 久久精品亚洲麻豆av一区二区| 91免费版在线看| 激情综合一区二区三区| 亚洲精品日日夜夜| 26uuu久久综合| 欧美在线高清视频| 国产精品99久| 日日摸夜夜添夜夜添国产精品| 欧美激情中文不卡| 91麻豆精品国产91久久久资源速度| 国产成人在线视频网站| 亚洲成人动漫在线免费观看| 欧美国产97人人爽人人喊| 欧美视频中文一区二区三区在线观看 | 精品国产91洋老外米糕| 色婷婷狠狠综合| 高清免费成人av| 久久电影网电视剧免费观看| 亚洲永久精品国产| 中文字幕的久久| 欧美tickling网站挠脚心| 色妞www精品视频| 成人视屏免费看| 精品在线免费视频| 婷婷综合另类小说色区| 亚洲黄色片在线观看| 中文字幕欧美区| 久久婷婷久久一区二区三区| 91精品久久久久久久久99蜜臂| 91免费版在线| www.欧美精品一二区| 国产毛片精品视频| 久久精品国产精品青草| 日韩高清不卡在线| 午夜影院久久久| 亚洲主播在线播放| 中文字幕一区二区三区蜜月 | 欧美激情在线一区二区| 337p粉嫩大胆色噜噜噜噜亚洲 | 久久美女高清视频| 日韩欧美色综合| 日韩欧美一二三四区| 欧美日韩国产123区| 欧美日韩高清在线播放| 欧洲精品在线观看| 在线精品视频免费播放| 91极品视觉盛宴| 在线观看日韩精品| 色婷婷久久久久swag精品 | 91成人在线免费观看| 99精品视频一区| 成人黄色在线看| 成人网页在线观看| 成人av集中营| 色综合中文字幕国产 | 日韩精品一区二区三区中文精品| 欧美日韩在线观看一区二区| 91色porny在线视频| 91影视在线播放| 欧美日韩一区中文字幕| 欧美美女bb生活片| 日韩欧美综合一区| 久久久高清一区二区三区| 国产色综合一区| 中文字幕一区二区三区色视频| 亚洲欧美另类久久久精品2019| 亚洲色图色小说| 亚洲黄色性网站| 日韩和的一区二区| 国产综合一区二区| 国产69精品久久久久毛片| av在线不卡免费看| 在线观看欧美精品| 欧美日韩亚洲国产综合| 欧美成人一区二区| 中文一区二区在线观看| 一区二区三区欧美| 奇米一区二区三区av| 国产成人免费网站| 91成人看片片| 久久伊人蜜桃av一区二区| 国产精品国产成人国产三级 | 美女mm1313爽爽久久久蜜臀| 久久99久久久欧美国产| 成人午夜视频在线| 91.麻豆视频| 国产亚洲短视频| 亚洲一区二区三区激情| 国产一区在线精品| 欧美色综合网站| 国产校园另类小说区| 亚洲一区二三区| 国产精品综合视频| 欧美日韩和欧美的一区二区| 久久久久久久久久久久电影 | 亚洲在线视频一区| 国产乱色国产精品免费视频| 91成人免费电影| 国产精品女主播av| 美国毛片一区二区| 日本精品裸体写真集在线观看 | 成人av在线资源| 精品国产污污免费网站入口| 亚洲视频网在线直播| 国产中文字幕一区| 欧美日韩三级视频| 1000部国产精品成人观看| 精品一区二区久久| 欧美日韩激情一区二区| 综合久久给合久久狠狠狠97色| 美日韩一区二区三区| 91国偷自产一区二区开放时间| 久久精品欧美一区二区三区不卡| 日韩av一二三| 欧美性猛交一区二区三区精品 | 久久久久国产精品人| 免费一区二区视频| 欧美日韩视频一区二区| 成人免费一区二区三区在线观看 | 蜜臀91精品一区二区三区| 欧洲av在线精品| 中文字幕亚洲综合久久菠萝蜜| 国产伦精品一区二区三区视频青涩| 欧美丰满嫩嫩电影| 亚洲国产成人va在线观看天堂 | 欧美性一二三区| 亚洲美女一区二区三区| 成人毛片视频在线观看| 久久久亚洲午夜电影| 九九九久久久精品| 精品久久人人做人人爽| 久久精品久久久精品美女| 欧美久久一区二区| 午夜视频在线观看一区| 欧美精品第1页| 日本欧美大码aⅴ在线播放| 欧美日韩精品二区第二页| 五月天网站亚洲| 91精品国产综合久久香蕉的特点 | 亚洲午夜在线电影| 91黄色小视频| 亚洲成人免费视| 欧美另类videos死尸| 天使萌一区二区三区免费观看| 91精品在线免费观看| 精品亚洲国产成人av制服丝袜| 精品精品欲导航| 国产河南妇女毛片精品久久久| 国产亚洲成av人在线观看导航| 成人免费毛片app| 亚洲精品视频在线观看网站| 欧美日韩一区高清| 日本不卡一区二区三区| 久久男人中文字幕资源站| 岛国精品在线播放| 亚洲色图在线播放| 欧美日韩免费视频| 麻豆91精品视频| 久久精品视频在线看| 色综合中文字幕| 亚洲bt欧美bt精品777| 日韩精品中文字幕在线不卡尤物| 激情综合色综合久久综合| 日本一区二区三级电影在线观看| 成人国产亚洲欧美成人综合网| 亚洲亚洲人成综合网络| 日韩欧美国产精品| 不卡av电影在线播放| 亚洲高清免费视频| 精品乱人伦一区二区三区| 99久久精品一区|