亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? pmc440.c

?? U-boot latest tarball
?? C
?? 第 1 頁 / 共 2 頁
字號:
/* * (Cg) Copyright 2007-2008 * Matthias Fuchs, esd gmbh, matthias.fuchs@esd-electronics.com. * Based on board/amcc/sequoia/sequoia.c * * (C) Copyright 2006 * Stefan Roese, DENX Software Engineering, sr@denx.de. * * (C) Copyright 2006 * Jacqueline Pira-Ferriol, AMCC/IBM, jpira-ferriol@fr.ibm.com * Alain Saurel,	    AMCC/IBM, alain.saurel@fr.ibm.com * * This program is free software; you can redistribute it and/or * modify it under the terms of the GNU General Public License as * published by the Free Software Foundation; either version 2 of * the License, or (at your option) any later version. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the * GNU General Public License for more details. * * You should have received a copy of the GNU General Public License * along with this program; if not, write to the Free Software * Foundation, Inc., 59 Temple Place, Suite 330, Boston, * MA 02111-1307 USA */#include <common.h>#include <libfdt.h>#include <fdt_support.h>#include <ppc440.h>#include <asm/processor.h>#include <asm/io.h>#include <asm/bitops.h>#include <command.h>#include <i2c.h>#ifdef CONFIG_RESET_PHY_R#include <miiphy.h>#endif#include <serial.h>#include "fpga.h"#include "pmc440.h"DECLARE_GLOBAL_DATA_PTR;extern flash_info_t flash_info[CONFIG_SYS_MAX_FLASH_BANKS]; /* info for FLASH chips */extern void __ft_board_setup(void *blob, bd_t *bd);ulong flash_get_size(ulong base, int banknum);int pci_is_66mhz(void);int is_monarch(void);int bootstrap_eeprom_read(unsigned dev_addr, unsigned offset,			  uchar *buffer, unsigned cnt);struct serial_device *default_serial_console(void){	uchar buf[4];	ulong delay;	int i;	ulong val;	/*	 * Use default console on P4 when strapping jumper	 * is installed (bootstrap option != 'H').	 */	mfsdr(SDR_PINSTP, val);	if (((val & 0xf0000000) >> 29) != 7)		return &serial1_device;	ulong scratchreg = in_be32((void*)GPIO0_ISR3L);	if (!(scratchreg & 0x80)) {		/* mark scratchreg valid */		scratchreg = (scratchreg & 0xffffff00) | 0x80;		i = bootstrap_eeprom_read(CONFIG_SYS_I2C_BOOT_EEPROM_ADDR,					  0x10, buf, 4);		if ((i != -1) && (buf[0] == 0x19) && (buf[1] == 0x75)) {			scratchreg |= buf[2];			/* bringup delay for console */			for (delay=0; delay<(1000 * (ulong)buf[3]); delay++) {				udelay(1000);			}		} else			scratchreg |= 0x01;		out_be32((void*)GPIO0_ISR3L, scratchreg);	}	if (scratchreg & 0x01)		return &serial1_device;	else		return &serial0_device;}int board_early_init_f(void){	u32 sdr0_cust0;	u32 sdr0_pfc1, sdr0_pfc2;	u32 reg;	/* general EBC configuration (disable EBC timeouts) */	mtdcr(ebccfga, xbcfg);	mtdcr(ebccfgd, 0xf8400000);	/*	 * Setup the GPIO pins	 * TODO: setup GPIOs via CONFIG_SYS_4xx_GPIO_TABLE in board's config file	 */	out32(GPIO0_OR,    0x40000102);	out32(GPIO0_TCR,   0x4c90011f);	out32(GPIO0_OSRL,  0x28051400);	out32(GPIO0_OSRH,  0x55005000);	out32(GPIO0_TSRL,  0x08051400);	out32(GPIO0_TSRH,  0x55005000);	out32(GPIO0_ISR1L, 0x54000000);	out32(GPIO0_ISR1H, 0x00000000);	out32(GPIO0_ISR2L, 0x44000000);	out32(GPIO0_ISR2H, 0x00000100);	out32(GPIO0_ISR3L, 0x00000000);	out32(GPIO0_ISR3H, 0x00000000);	out32(GPIO1_OR,    0x80002408);	out32(GPIO1_TCR,   0xd6003c08);	out32(GPIO1_OSRL,  0x0a5a0000);	out32(GPIO1_OSRH,  0x00000000);	out32(GPIO1_TSRL,  0x00000000);	out32(GPIO1_TSRH,  0x00000000);	out32(GPIO1_ISR1L, 0x00005555);	out32(GPIO1_ISR1H, 0x40000000);	out32(GPIO1_ISR2L, 0x04010000);	out32(GPIO1_ISR2H, 0x00000000);	out32(GPIO1_ISR3L, 0x01400000);	out32(GPIO1_ISR3H, 0x00000000);	/* patch PLB:PCI divider for 66MHz PCI */	mfcpr(clk_spcid, reg);	if (pci_is_66mhz() && (reg != 0x02000000)) {		mtcpr(clk_spcid, 0x02000000); /* 133MHZ : 2 for 66MHz PCI */		mfcpr(clk_icfg, reg);		reg |= CPR0_ICFG_RLI_MASK;		mtcpr(clk_icfg, reg);		mtspr(dbcr0, 0x20000000); /* do chip reset */	}	/*	 * Setup the interrupt controller polarities, triggers, etc.	 */	mtdcr(uic0sr, 0xffffffff);	/* clear all */	mtdcr(uic0er, 0x00000000);	/* disable all */	mtdcr(uic0cr, 0x00000005);	/* ATI & UIC1 crit are critical */	mtdcr(uic0pr, 0xfffff7ef);	mtdcr(uic0tr, 0x00000000);	mtdcr(uic0vr, 0x00000000);	/* int31 highest, base=0x000 */	mtdcr(uic0sr, 0xffffffff);	/* clear all */	mtdcr(uic1sr, 0xffffffff);	/* clear all */	mtdcr(uic1er, 0x00000000);	/* disable all */	mtdcr(uic1cr, 0x00000000);	/* all non-critical */	mtdcr(uic1pr, 0xffffc7f5);	mtdcr(uic1tr, 0x00000000);	mtdcr(uic1vr, 0x00000000);	/* int31 highest, base=0x000 */	mtdcr(uic1sr, 0xffffffff);	/* clear all */	mtdcr(uic2sr, 0xffffffff);	/* clear all */	mtdcr(uic2er, 0x00000000);	/* disable all */	mtdcr(uic2cr, 0x00000000);	/* all non-critical */	mtdcr(uic2pr, 0x27ffffff);	mtdcr(uic2tr, 0x00000000);	mtdcr(uic2vr, 0x00000000);	/* int31 highest, base=0x000 */	mtdcr(uic2sr, 0xffffffff);	/* clear all */	/* select Ethernet pins */	mfsdr(SDR0_PFC1, sdr0_pfc1);	sdr0_pfc1 = (sdr0_pfc1 & ~SDR0_PFC1_SELECT_MASK) |		SDR0_PFC1_SELECT_CONFIG_4;	mfsdr(SDR0_PFC2, sdr0_pfc2);	sdr0_pfc2 = (sdr0_pfc2 & ~SDR0_PFC2_SELECT_MASK) |		SDR0_PFC2_SELECT_CONFIG_4;	/* enable 2nd IIC */	sdr0_pfc1 = (sdr0_pfc1 & ~SDR0_PFC1_SIS_MASK) | SDR0_PFC1_SIS_IIC1_SEL;	mtsdr(SDR0_PFC2, sdr0_pfc2);	mtsdr(SDR0_PFC1, sdr0_pfc1);	/* setup NAND FLASH */	mfsdr(SDR0_CUST0, sdr0_cust0);	sdr0_cust0 = SDR0_CUST0_MUX_NDFC_SEL	|		SDR0_CUST0_NDFC_ENABLE		|		SDR0_CUST0_NDFC_BW_8_BIT	|		SDR0_CUST0_NDFC_ARE_MASK	|		(0x80000000 >> (28 + CONFIG_SYS_NAND_CS));	mtsdr(SDR0_CUST0, sdr0_cust0);	return 0;}#if defined(CONFIG_MISC_INIT_F)int misc_init_f(void){	struct pci_controller hose;	hose.first_busno = 0;	hose.last_busno = 0;	hose.region_count = 0;	if (getenv("pciearly") && (!is_monarch())) {		printf("PCI:   early target init\n");		pci_setup_indirect(&hose, PCIX0_CFGADR, PCIX0_CFGDATA);		pci_target_init(&hose);	}	return 0;}#endif/* * misc_init_r. */int misc_init_r(void){	uint pbcr;	int size_val = 0;	u32 reg;	unsigned long usb2d0cr = 0;	unsigned long usb2phy0cr, usb2h0cr = 0;	unsigned long sdr0_pfc1;	unsigned long sdr0_srst0, sdr0_srst1;	char *act = getenv("usbact");	/*	 * FLASH stuff...	 */	/* Re-do sizing to get full correct info */	/* adjust flash start and offset */	gd->bd->bi_flashstart = 0 - gd->bd->bi_flashsize;	gd->bd->bi_flashoffset = 0;#if defined(CONFIG_NAND_U_BOOT) || defined(CONFIG_NAND_SPL)	mtdcr(ebccfga, pb2cr);#else	mtdcr(ebccfga, pb0cr);#endif	pbcr = mfdcr(ebccfgd);	size_val = ffs(gd->bd->bi_flashsize) - 21;	pbcr = (pbcr & 0x0001ffff) | gd->bd->bi_flashstart | (size_val << 17);#if defined(CONFIG_NAND_U_BOOT) || defined(CONFIG_NAND_SPL)	mtdcr(ebccfga, pb2cr);#else	mtdcr(ebccfga, pb0cr);#endif	mtdcr(ebccfgd, pbcr);	/*	 * Re-check to get correct base address	 */	flash_get_size(gd->bd->bi_flashstart, 0);#ifdef CONFIG_ENV_IS_IN_FLASH	/* Monitor protection ON by default */	(void)flash_protect(FLAG_PROTECT_SET,			    -CONFIG_SYS_MONITOR_LEN,			    0xffffffff,			    &flash_info[0]);	/* Env protection ON by default */	(void)flash_protect(FLAG_PROTECT_SET,			    CONFIG_ENV_ADDR_REDUND,			    CONFIG_ENV_ADDR_REDUND + 2*CONFIG_ENV_SECT_SIZE - 1,			    &flash_info[0]);#endif	/*	 * USB suff...	 */	if ((act == NULL || strcmp(act, "host") == 0) &&	    !(in_be32((void*)GPIO0_IR) & GPIO0_USB_PRSNT)){		/* SDR Setting */		mfsdr(SDR0_PFC1, sdr0_pfc1);		mfsdr(SDR0_USB2D0CR, usb2d0cr);		mfsdr(SDR0_USB2PHY0CR, usb2phy0cr);		mfsdr(SDR0_USB2H0CR, usb2h0cr);		usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_XOCLK_MASK;		usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_XOCLK_EXTERNAL;		usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_WDINT_MASK;		usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_WDINT_16BIT_30MHZ;		usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_DVBUS_MASK;		usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_DVBUS_PURDIS;		usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_DWNSTR_MASK;		usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_DWNSTR_HOST;		usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_UTMICN_MASK;		usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_UTMICN_HOST;		/*		 * An 8-bit/60MHz interface is the only possible alternative		 * when connecting the Device to the PHY		 */		usb2h0cr   = usb2h0cr &~SDR0_USB2H0CR_WDINT_MASK;		usb2h0cr   = usb2h0cr | SDR0_USB2H0CR_WDINT_16BIT_30MHZ;		usb2d0cr = usb2d0cr &~SDR0_USB2D0CR_USB2DEV_EBC_SEL_MASK;		sdr0_pfc1 = sdr0_pfc1 &~SDR0_PFC1_UES_MASK;		mtsdr(SDR0_PFC1, sdr0_pfc1);		mtsdr(SDR0_USB2D0CR, usb2d0cr);		mtsdr(SDR0_USB2PHY0CR, usb2phy0cr);		mtsdr(SDR0_USB2H0CR, usb2h0cr);		/*		 * Take USB out of reset:		 * -Initial status = all cores are in reset		 * -deassert reset to OPB1, P4OPB0, OPB2, PLB42OPB1 OPB2PLB40 cores		 * -wait 1 ms		 * -deassert reset to PHY		 * -wait 1 ms		 * -deassert  reset to HOST		 * -wait 4 ms		 * -deassert all other resets		 */		mfsdr(SDR0_SRST1, sdr0_srst1);		sdr0_srst1 &= ~(SDR0_SRST1_OPBA1 |	\				SDR0_SRST1_P4OPB0 |	\				SDR0_SRST1_OPBA2 |	\				SDR0_SRST1_PLB42OPB1 |	\				SDR0_SRST1_OPB2PLB40);		mtsdr(SDR0_SRST1, sdr0_srst1);		udelay(1000);		mfsdr(SDR0_SRST1, sdr0_srst1);		sdr0_srst1 &= ~SDR0_SRST1_USB20PHY;		mtsdr(SDR0_SRST1, sdr0_srst1);		udelay(1000);		mfsdr(SDR0_SRST0, sdr0_srst0);		sdr0_srst0 &= ~SDR0_SRST0_USB2H;		mtsdr(SDR0_SRST0, sdr0_srst0);		udelay(4000);		/* finally all the other resets */		mtsdr(SDR0_SRST1, 0x00000000);		mtsdr(SDR0_SRST0, 0x00000000);		if (!(in_be32((void*)GPIO0_IR) & GPIO0_USB_PRSNT)) {			/* enable power on USB socket */			out_be32((void*)GPIO1_OR,				 in_be32((void*)GPIO1_OR) & ~GPIO1_USB_PWR_N);		}		printf("USB:   Host\n");	} else if ((strcmp(act, "dev") == 0) ||		   (in_be32((void*)GPIO0_IR) & GPIO0_USB_PRSNT)) {		mfsdr(SDR0_USB2PHY0CR, usb2phy0cr);		usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_XOCLK_MASK;		usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_XOCLK_EXTERNAL;		usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_DVBUS_MASK;		usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_DVBUS_PURDIS;		usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_DWNSTR_MASK;		usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_DWNSTR_HOST;		usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_UTMICN_MASK;		usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_UTMICN_HOST;		mtsdr(SDR0_USB2PHY0CR, usb2phy0cr);		udelay (1000);		mtsdr(SDR0_SRST1, 0x672c6000);		udelay (1000);		mtsdr(SDR0_SRST0, 0x00000080);		udelay (1000);		mtsdr(SDR0_SRST1, 0x60206000);		*(unsigned int *)(0xe0000350) = 0x00000001;		udelay (1000);		mtsdr(SDR0_SRST1, 0x60306000);		/* SDR Setting */		mfsdr(SDR0_USB2PHY0CR, usb2phy0cr);		mfsdr(SDR0_USB2H0CR, usb2h0cr);		mfsdr(SDR0_USB2D0CR, usb2d0cr);		mfsdr(SDR0_PFC1, sdr0_pfc1);		usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_XOCLK_MASK;		usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_XOCLK_EXTERNAL;		usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_WDINT_MASK;		usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_WDINT_8BIT_60MHZ;		usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_DVBUS_MASK;		usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_DVBUS_PUREN;		usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_DWNSTR_MASK;		usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_DWNSTR_DEV;		usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_UTMICN_MASK;		usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_UTMICN_DEV;		usb2h0cr   = usb2h0cr &~SDR0_USB2H0CR_WDINT_MASK;		usb2h0cr   = usb2h0cr | SDR0_USB2H0CR_WDINT_8BIT_60MHZ;		usb2d0cr = usb2d0cr &~SDR0_USB2D0CR_USB2DEV_EBC_SEL_MASK;		sdr0_pfc1 = sdr0_pfc1 &~SDR0_PFC1_UES_MASK;		sdr0_pfc1 = sdr0_pfc1 | SDR0_PFC1_UES_EBCHR_SEL;		mtsdr(SDR0_USB2H0CR, usb2h0cr);		mtsdr(SDR0_USB2PHY0CR, usb2phy0cr);		mtsdr(SDR0_USB2D0CR, usb2d0cr);		mtsdr(SDR0_PFC1, sdr0_pfc1);		/*clear resets*/		udelay(1000);		mtsdr(SDR0_SRST1, 0x00000000);		udelay(1000);		mtsdr(SDR0_SRST0, 0x00000000);		printf("USB:   Device\n");	}	/*	 * Clear PLB4A0_ACR[WRP]	 * This fix will make the MAL burst disabling patch for the Linux	 * EMAC driver obsolete.	 */	reg = mfdcr(plb4_acr) & ~PLB4_ACR_WRP;	mtdcr(plb4_acr, reg);#ifdef CONFIG_FPGA	pmc440_init_fpga();#endif	/* turn off POST LED */	out_be32((void*)GPIO1_OR,  in_be32((void*)GPIO1_OR) & ~GPIO1_POST_N);	/* turn on RUN LED */	out_be32((void*)GPIO0_OR,  in_be32((void*)GPIO0_OR) & ~GPIO0_LED_RUN_N);	return 0;}int is_monarch(void){	if (in_be32((void*)GPIO1_IR) & GPIO1_NONMONARCH)		return 0;	return 1;}int pci_is_66mhz(void){	if (in_be32((void*)GPIO1_IR) & GPIO1_M66EN)		return 1;	return 0;}int board_revision(void){	return (int)((in_be32((void*)GPIO1_IR) & GPIO1_HWID_MASK) >> 4);}int checkboard(void){	puts("Board: esd GmbH - PMC440");	gd->board_type = board_revision();	printf(", Rev 1.%ld, ", gd->board_type);	if (!is_monarch()) {		puts("non-");	}	printf("monarch, PCI=%s MHz\n", pci_is_66mhz() ? "66" : "33");	return (0);}#if defined(CONFIG_PCI) && defined(CONFIG_PCI_PNP)/* * Assign interrupts to PCI devices. Some OSs rely on this. */void pmc440_pci_fixup_irq(struct pci_controller *hose, pci_dev_t dev){	unsigned char int_line[] = {IRQ_PCIC, IRQ_PCID, IRQ_PCIA, IRQ_PCIB};	pci_hose_write_config_byte(hose, dev, PCI_INTERRUPT_LINE,				   int_line[PCI_DEV(dev) & 0x03]);}#endif

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
色视频欧美一区二区三区| 丝袜美腿高跟呻吟高潮一区| 日韩一区二区三区在线观看| 欧美系列一区二区| 欧美在线免费观看视频| 欧洲精品一区二区| 欧美一区午夜视频在线观看| 欧美人体做爰大胆视频| 日韩一区二区三区视频在线| 欧美精品v日韩精品v韩国精品v| 欧美精品1区2区3区| 精品国产精品网麻豆系列| 国产日韩欧美不卡在线| 中文字幕在线观看一区二区| 亚洲美腿欧美偷拍| 亚洲国产精品久久人人爱| 免费看欧美女人艹b| 国产精品主播直播| 91丝袜美腿高跟国产极品老师 | aaa欧美色吧激情视频| eeuss影院一区二区三区| 色婷婷激情久久| 精品少妇一区二区三区视频免付费| 久久美女高清视频| 日韩一区二区三区电影| 久久久精品综合| 亚洲欧美一区二区三区久本道91 | 在线观看精品一区| 欧美二区乱c少妇| 国产天堂亚洲国产碰碰| 亚洲精品你懂的| 久久电影网站中文字幕| av在线一区二区| 欧美一区二区三区免费| 国产精品美女久久久久久久网站| 亚洲国产精品自拍| 中日韩av电影| 伊人夜夜躁av伊人久久| 狠狠久久亚洲欧美| 在线一区二区观看| 久久免费电影网| 午夜欧美在线一二页| 成人免费毛片aaaaa**| 欧美一区二区三区电影| 国产精品成人一区二区三区夜夜夜| 日日摸夜夜添夜夜添国产精品| 国产白丝精品91爽爽久久| 欧美一区二区三区喷汁尤物| 亚洲天堂av一区| 国产一区美女在线| 欧美一区二区在线观看| 亚洲永久免费视频| 成人午夜电影小说| 久久麻豆一区二区| 美国毛片一区二区| 91精品国产aⅴ一区二区| 亚洲综合色在线| 色婷婷激情一区二区三区| 国产精品久久久久久一区二区三区 | 久久久亚洲欧洲日产国码αv| 亚洲va天堂va国产va久| 色噜噜狠狠色综合中国| 亚洲区小说区图片区qvod| 国产一区二三区| 精品国产精品网麻豆系列| 蜜臀av亚洲一区中文字幕| 欧美体内she精视频| 亚洲激情网站免费观看| 色婷婷亚洲综合| 亚洲欧美日韩精品久久久久| av不卡在线播放| 中文字幕一区二区三区av| 成人伦理片在线| 国产精品国产三级国产aⅴ无密码| 国产伦精品一区二区三区视频青涩| 日韩精品在线网站| 激情av综合网| 亚洲国产精品精华液2区45| 国产精品伊人色| 国产精品麻豆久久久| 99精品在线观看视频| 亚洲三级电影全部在线观看高清| 91在线观看免费视频| 亚洲一卡二卡三卡四卡无卡久久| 欧美日韩亚州综合| 久久99国产精品免费| 国产欧美一区二区精品秋霞影院| 成人免费av网站| 亚洲一线二线三线视频| 欧美日韩成人一区二区| 麻豆久久久久久久| 欧美国产精品劲爆| 91国偷自产一区二区三区观看 | 国产麻豆精品久久一二三| 国产欧美综合色| 成人高清视频免费观看| 一区二区在线观看免费| 日韩不卡在线观看日韩不卡视频| 色婷婷av一区二区三区软件| 亚洲欧美国产毛片在线| 欧美二区乱c少妇| 国产福利一区二区三区视频在线 | 老司机精品视频一区二区三区| 欧美成人aa大片| 粉嫩高潮美女一区二区三区| 国产精品美女久久久久久久网站| 欧美吞精做爰啪啪高潮| 国产精品一区免费视频| 亚洲一区二区精品视频| 久久蜜桃av一区二区天堂| 欧美午夜理伦三级在线观看| 国产自产视频一区二区三区| 亚洲免费观看高清| 国产视频一区在线观看| 精品国内片67194| 91在线视频播放地址| 日韩1区2区日韩1区2区| 综合色中文字幕| 久久久久国色av免费看影院| 欧美日本免费一区二区三区| 丁香激情综合国产| 九色综合国产一区二区三区| 亚洲最新视频在线观看| 国产午夜精品一区二区三区四区| 在线视频中文字幕一区二区| 丁香婷婷综合五月| 久久99精品久久只有精品| 亚洲午夜电影在线观看| 国产精品美女久久久久aⅴ| 精品日产卡一卡二卡麻豆| 日本韩国欧美国产| 99re成人在线| 国产91精品免费| 激情小说亚洲一区| 奇米影视一区二区三区小说| 亚洲一区二区三区四区五区中文| 国产午夜亚洲精品不卡| 久久一区二区三区国产精品| 91精品在线麻豆| 欧美三级电影网| 日本精品一级二级| 97久久精品人人做人人爽| 国产91清纯白嫩初高中在线观看| 国产一区二区三区蝌蚪| 麻豆视频一区二区| 九一九一国产精品| 久久精品国产成人一区二区三区| 亚洲第一久久影院| 天天影视网天天综合色在线播放| 亚洲成人免费电影| 亚洲超碰97人人做人人爱| 亚洲成人免费在线| 日韩精品福利网| 蜜臀a∨国产成人精品| 人妖欧美一区二区| 美女在线一区二区| 国产乱码精品1区2区3区| 国产伦理精品不卡| 不卡一区中文字幕| 91丨九色丨黑人外教| 在线观看日韩毛片| 欧美肥妇毛茸茸| 久久久久久夜精品精品免费| 久久久国产午夜精品| 国产精品久久777777| 亚洲欧洲99久久| 亚洲成人777| 国内精品视频666| 国产suv精品一区二区6| 91亚洲精品久久久蜜桃| 欧美撒尿777hd撒尿| 欧美成va人片在线观看| 国产精品欧美极品| 亚洲一区二区三区影院| 日本亚洲天堂网| 成人在线综合网| 欧美日韩国产高清一区二区| 欧美电视剧在线观看完整版| 国产视频亚洲色图| 亚洲国产日韩一级| 国产真实乱对白精彩久久| av一区二区三区| 日韩欧美专区在线| 亚洲天堂成人网| 久久99精品国产.久久久久久| 99re热这里只有精品免费视频| 91精品国产品国语在线不卡| 久久精品夜夜夜夜久久| 亚洲制服欧美中文字幕中文字幕| 蜜臀久久99精品久久久久宅男| 成人综合在线观看| 日韩欧美成人激情| 一区二区在线观看免费| 国产精品资源在线看| 欧美日韩五月天| 亚洲天堂成人在线观看| 国产精品一区二区视频| 6080日韩午夜伦伦午夜伦| 亚洲私人影院在线观看| 国产一区二区主播在线|