亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dsp281x_mcbsp.h

?? 基于dsp2812的溫控 帶AD校準和PWM輸出
?? H
?? 第 1 頁 / 共 3 頁
字號:
union XCERE_REG {
   Uint16              all;
   struct  XCERE_BITS  bit;
};  

// XCERF control register bit definitions:
struct  XCERF_BITS {         // bit description
   Uint16     XCERF0:1;       // 0   Receive Channel enable bit  
   Uint16     XCERF1:1;       // 1   Receive Channel enable bit  
   Uint16     XCERF2:1;       // 2   Receive Channel enable bit  
   Uint16     XCERF3:1;       // 3   Receive Channel enable bit   
   Uint16     XCERF4:1;       // 4   Receive Channel enable bit  
   Uint16     XCERF5:1;       // 5   Receive Channel enable bit  
   Uint16     XCERF6:1;       // 6   Receive Channel enable bit  
   Uint16     XCERF7:1;       // 7   Receive Channel enable bit 
   Uint16     XCERF8:1;       // 8   Receive Channel enable bit  
   Uint16     XCERF9:1;       // 9   Receive Channel enable bit  
   Uint16     XCERF10:1;      // 10  Receive Channel enable bit  
   Uint16     XCERF11:1;      // 11  Receive Channel enable bit 
   Uint16     XCERF12:1;      // 12  Receive Channel enable bit  
   Uint16     XCERF13:1;      // 13  Receive Channel enable bit  
   Uint16     XCERF14:1;      // 14  Receive Channel enable bit  
   Uint16     XCERF15:1;      // 15  Receive Channel enable bit 
}; 

union XCERF_REG {
   Uint16              all;
   struct  XCERF_BITS  bit;
};                   

// RCERG control register bit definitions:
struct  RCERG_BITS {         // bit description
   Uint16     RCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEG15:1;      // 15  Receive Channel enable bit 
}; 

union RCERG_REG {
   Uint16              all;
   struct  RCERG_BITS  bit;
};  

// RCERH control register bit definitions:
struct  RCERH_BITS {         // bit description
   Uint16     RCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEH15:1;      // 15  Receive Channel enable bit 
}; 

union RCERH_REG {
   Uint16              all;
   struct  RCERH_BITS  bit;
};

// XCERG control register bit definitions:
struct  XCERG_BITS {         // bit description
   Uint16     XCERG0:1;       // 0   Receive Channel enable bit  
   Uint16     XCERG1:1;       // 1   Receive Channel enable bit  
   Uint16     XCERG2:1;       // 2   Receive Channel enable bit  
   Uint16     XCERG3:1;       // 3   Receive Channel enable bit   
   Uint16     XCERG4:1;       // 4   Receive Channel enable bit  
   Uint16     XCERG5:1;       // 5   Receive Channel enable bit  
   Uint16     XCERG6:1;       // 6   Receive Channel enable bit  
   Uint16     XCERG7:1;       // 7   Receive Channel enable bit 
   Uint16     XCERG8:1;       // 8   Receive Channel enable bit  
   Uint16     XCERG9:1;       // 9   Receive Channel enable bit  
   Uint16     XCERG10:1;      // 10  Receive Channel enable bit  
   Uint16     XCERG11:1;      // 11  Receive Channel enable bit 
   Uint16     XCERG12:1;      // 12  Receive Channel enable bit  
   Uint16     XCERG13:1;      // 13  Receive Channel enable bit  
   Uint16     XCERG14:1;      // 14  Receive Channel enable bit  
   Uint16     XCERG15:1;      // 15  Receive Channel enable bit 
}; 

union XCERG_REG {
   Uint16              all;
   struct  XCERG_BITS  bit;
};  

// XCERH control register bit definitions:
struct  XCERH_BITS {         // bit description
   Uint16     XCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEH15:1;      // 15  Receive Channel enable bit 
}; 

union XCERH_REG {
   Uint16              all;
   struct  XCERH_BITS  bit;
};

// McBSP FIFO Transmit register bit definitions:
struct  MFFTX_BITS {            // bit   description
   Uint16     TXFFIL:5;         // 4:0   Interrupt level
   Uint16     TXFFIENA:1;       // 5     Interrupt enable
   Uint16     TXFFINT_CLEAR:1;  // 6     Clear INT flag
   Uint16     TXFFINT_FLAG:1;   // 7     INT flag
   Uint16     TXFFST:5;         // 12:8  FIFO status
   Uint16     TXFIFO_RESET:1;   // 13    FIFO reset
   Uint16     MFFENA:1;         // 14    Enhancement enable
   Uint16     rsvd:1;           // 15    reserved
}; 

union MFFTX_REG {
   Uint16            all;
   struct MFFTX_BITS bit;
};

// McBSP FIFO recieve register bit definitions:
struct  MFFRX_BITS {        // bits  description
   Uint16 RXFFIL:5;         // 4:0   Interrupt level
   Uint16 RXFFIENA:1;       // 5     Interrupt enable
   Uint16 RXFFINT_CLEAR:1;  // 6     Clear INT flag
   Uint16 RXFFINT_FLAG:1;   // 7     INT flag
   Uint16 RXFFST:5;         // 12:8  FIFO status
   Uint16 RXFIFO_RESET:1;   // 13    FIFO reset
   Uint16 RXFFOVF_CLEAR:1;  // 14    Clear overflow
   Uint16 RXFFOVF_FLAG:1;   // 15    FIFO overflow
}; 

union MFFRX_REG {
   Uint16            all;
   struct MFFRX_BITS bit;
};

// McBSP FIFO control register bit definitions:
struct  MFFCT_BITS {        // bits  description
    Uint16 FFTXTXDLY:8;     // 7:0   FIFO transmit delay
    Uint16 rsvd:7;          // 15:7  reserved
    Uint16 IACKM:1;         // 15    is IACK mode enable bit
};

union MFFCT_REG {
   Uint16             all;
   struct MFFCT_BITS  bit;
};
   
// McBSP FIFO INTERRUPT control register bit definitions:
struct  MFFINT_BITS {       // bits description
    Uint16     XINT:1;      // 0    XINT  interrupt enable
    Uint16     XEVTA:1;     // 1    XEVTA interrupt enable
    Uint16     RINT:1;      // 2    RINT  interrupt enable
    Uint16     REVTA:1;     // 3    REVTA interrupt enable
    Uint16     rsvd:12;     // 15:4 reserved
};

union MFFINT_REG {
   Uint16              all;
   struct MFFINT_BITS  bit;
};

// McBSP FIFO INTERRUPT status  register bit definitions:
struct  MFFST_BITS {       // bits description
    Uint16     EOBX:1;     // 0    EOBX flag
    Uint16     FSX:1;      // 1    FSX flag
    Uint16     EOBR:1;     // 2    EOBR flag
    Uint16     FSR:1;      // 3    FSR flag
    Uint16     rsvd:12;    // 15:4 reserved
};

union MFFST_REG {
   Uint16            all;
   struct MFFST_BITS bit;
};


//---------------------------------------------------------------------------
// McBSP Register File:
//
struct  MCBSP_REGS {      
   union DRR2_REG    DRR2;   // 0x7800, MCBSP Data receive register bits 31-16 
   union DRR1_REG    DRR1;   // 0x7801, MCBSP Data receive register bits 15-0 
   union DXR2_REG    DXR2;   // 0x7802, MCBSP Data transmit register bits 31-16 
   union DXR1_REG    DXR1;   // 0x7803, MCBSP Data transmit register bits 15-0 
   union SPCR2_REG   SPCR2;  // 0x7804, MCBSP control register bits 31-16 
   union SPCR1_REG   SPCR1;  // 0x7805, MCBSP control register bits 15-0 
   union RCR2_REG    RCR2;   // 0x7806, MCBSP receive control register bits 31-16 
   union RCR1_REG    RCR1;   // 0x7807, MCBSP receive control register bits 15-0 
   union XCR2_REG    XCR2;   // 0x7808, MCBSP transmit control register bits 31-16 
   union XCR1_REG    XCR1;   // 0x7809, MCBSP transmit control register bits 15-0 
   union SRGR2_REG   SRGR2;  // 0x7810, MCBSP sample rate gen register bits 31-16 
   union SRGR1_REG   SRGR1;  // 0x7811, MCBSP sample rate gen register bits 15-0  
   union MCR2_REG    MCR2;   // 0x7812, MCBSP multichannel register bits 31-16 
   union MCR1_REG    MCR1;   // 0x7813, MCBSP multichannel register bits 15-0    
   union RCERA_REG   RCERA;  // 0x7814, MCBSP Receive channel enable partition A 
   union RCERB_REG   RCERB;  // 0x7815, MCBSP Receive channel enable partition B 
   union XCERA_REG   XCERA;  // 0x7816, MCBSP Transmit channel enable partition A 
   union XCERB_REG   XCERB;  // 0x7817, MCBSP Transmit channel enable partition B            
   union PCR_REG     PCR;    // 0x7818, MCBSP Pin control register bits 15-0  
   union RCERC_REG   RCERC;  // 0x7819, MCBSP Receive channel enable partition C 
   union RCERD_REG   RCERD;  // 0x7820, MCBSP Receive channel enable partition D
   union XCERC_REG   XCERC;  // 0x7821, MCBSP Transmit channel enable partition C 
   union XCERD_REG   XCERD;  // 0x7823, MCBSP Transmit channel enable partition D             
   union RCERE_REG   RCERE;  // 0x7824, MCBSP Receive channel enable partition E 
   union RCERF_REG   RCERF;  // 0x7825, MCBSP Receive channel enable partition F
   union XCERE_REG   XCERE;  // 0x7826, MCBSP Transmit channel enable partition E
   union XCERF_REG   XCERF;  // 0x7827, MCBSP Transmit channel enable partition F            
   union RCERG_REG   RCERG;  // 0x7828, MCBSP Receive channel enable partition G
   union RCERH_REG   RCERH;  // 0x7829, MCBSP Receive channel enable partition H
   union XCERG_REG   XCERG;  // 0x7830, MCBSP Transmit channel enable partition G 
   union XCERH_REG   XCERH;  // 0x7831, MCBSP Transmit channel enable partition H             
   Uint16            rsvd1;  // 0x7832, reserved             
   union MFFTX_REG   MFFTX;  // 0x7833, MCBSP Transmit FIFO register bits  
   union MFFRX_REG   MFFRX;  // 0x7834, MCBSP Receive FIFO register bits
   union MFFCT_REG   MFFCT;  // 0x7835, MCBSP FIFO control register bits    
   union MFFINT_REG  MFFINT; // 0x7836, MCBSP Interrupt register bits  
   union MFFST_REG   MFFST;  // 0x7837, MCBSP Status register bits 
};

//---------------------------------------------------------------------------
// McBSP External References & Function Declarations:
//
extern volatile struct MCBSP_REGS McbspaRegs;

#ifdef __cplusplus
}
#endif /* extern "C" */

#endif  // end of DSP281x_MCBSP_H definition

//===========================================================================
// No more.
//===========================================================================

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
韩国v欧美v亚洲v日本v| 国产乱码精品一区二区三| 久久久久久久综合狠狠综合| 色综合久久久久久久久久久| 国产酒店精品激情| 免费久久99精品国产| 亚洲欧美国产77777| 中文字幕五月欧美| 国产色综合一区| 精品国产sm最大网站免费看| 欧美一卡二卡三卡四卡| 欧美日本在线一区| 欧美日韩国产美| 欧美精品久久久久久久多人混战 | 色偷偷久久人人79超碰人人澡| 国产原创一区二区| 国产一区二区看久久| 亚洲黄一区二区三区| 久久精品视频一区二区三区| 精品福利一区二区三区免费视频| www成人在线观看| 国产精品视频一区二区三区不卡| 国产精品视频看| 亚洲欧洲制服丝袜| 婷婷国产v国产偷v亚洲高清| 日韩成人一区二区| 国产精品影视网| 99久久精品久久久久久清纯| 色婷婷香蕉在线一区二区| 欧美精品欧美精品系列| 欧美精品一区二区蜜臀亚洲| 中文字幕精品综合| 亚洲一区二区三区自拍| 18欧美乱大交hd1984| 制服丝袜在线91| 久久综合九色综合97_久久久| 欧美激情一区二区三区四区| 亚洲一区二区五区| 国产成人在线视频免费播放| 色噜噜狠狠成人中文综合| 欧美一卡在线观看| 亚洲自拍欧美精品| 国产一区日韩二区欧美三区| 色狠狠色狠狠综合| 久久久国产精品午夜一区ai换脸| 亚洲精品国产第一综合99久久| 美女免费视频一区二区| 一本在线高清不卡dvd| 精品国产三级电影在线观看| 亚洲在线视频网站| 美女网站视频久久| 日本韩国精品一区二区在线观看| 久久综合狠狠综合久久综合88| 亚洲一区国产视频| 99精品欧美一区二区三区小说| 日韩精品中文字幕在线一区| 亚洲精品免费在线| 一本色道a无线码一区v| 中文字幕日韩一区| 成人h版在线观看| 日韩色视频在线观看| 婷婷久久综合九色综合绿巨人| 久久久综合精品| 国产精品一区三区| 久久中文娱乐网| 韩国女主播一区| 欧美国产日产图区| www.色综合.com| 91福利在线看| 最新日韩av在线| 色综合久久66| 亚洲午夜视频在线观看| 欧洲国产伦久久久久久久| 亚洲免费在线看| 91福利在线导航| 日韩中文字幕亚洲一区二区va在线| 在线区一区二视频| 午夜免费久久看| 精品久久久久久无| 国产经典欧美精品| 亚洲色大成网站www久久九九| 91天堂素人约啪| 日韩在线卡一卡二| 久久久亚洲精品一区二区三区| 成人性色生活片免费看爆迷你毛片| 日本一区二区三区高清不卡| 9i在线看片成人免费| 日韩国产高清在线| 中文字幕欧美激情一区| 欧美人牲a欧美精品| 国产成人免费视频网站高清观看视频 | 亚洲美女免费视频| 日韩欧美高清在线| 97久久精品人人爽人人爽蜜臀| 日本人妖一区二区| 亚洲免费在线看| 国产精品亲子伦对白| 欧美嫩在线观看| 色综合网色综合| 国产中文字幕一区| 亚洲成人你懂的| 亚洲精品中文在线观看| 美女精品自拍一二三四| 亚洲gay无套男同| 亚洲欧美国产毛片在线| 国产清纯在线一区二区www| 日韩一区二区三免费高清| 91国产免费看| 99re成人精品视频| www.在线欧美| voyeur盗摄精品| aaa欧美色吧激情视频| 懂色av中文字幕一区二区三区| 日韩精品成人一区二区三区| 一区二区三区丝袜| 一区二区三区日韩在线观看| 国产精品久久久久影院老司| 国产午夜精品久久久久久免费视| 日韩欧美国产一区二区在线播放| 欧美精品三级日韩久久| 欧美一区二区三区在线电影| 欧美剧情片在线观看| 欧美二区三区91| 久久综合色婷婷| 中文在线一区二区| 亚洲色欲色欲www在线观看| 亚洲精品欧美激情| 夜色激情一区二区| 视频一区中文字幕国产| 成人黄色一级视频| 欧美经典一区二区三区| 91麻豆福利精品推荐| 波波电影院一区二区三区| 久久精品久久精品| 亚洲一区在线看| 精品一区二区成人精品| 欧美日韩精品一区二区三区| 国产精品成人一区二区三区夜夜夜| 视频一区二区三区中文字幕| 91亚洲国产成人精品一区二区三| 精品少妇一区二区三区视频免付费 | 日本一二三不卡| 亚洲综合在线免费观看| 久久国产精品免费| 99久久综合狠狠综合久久| 欧美一区二区三区免费| 国产精品天天看| 美女视频一区二区| 色久综合一二码| 国产精品久久久久久福利一牛影视 | 欧美日韩一本到| 国产精品国产三级国产三级人妇 | 狠狠色综合色综合网络| 欧美亚洲综合一区| 国产精品嫩草影院com| 奇米影视7777精品一区二区| 精品视频在线看| 亚洲成a人片在线不卡一二三区| 91天堂素人约啪| 亚洲国产日韩综合久久精品| 在线免费观看成人短视频| 日韩一区欧美小说| 福利电影一区二区| 136国产福利精品导航| aa级大片欧美| 一区二区三区在线观看网站| 91丨porny丨首页| 一区二区三区成人在线视频| 91一区二区在线| 亚洲国产aⅴ天堂久久| 欧美日韩午夜影院| 麻豆免费看一区二区三区| 日韩一级二级三级精品视频| 久久精品国产亚洲高清剧情介绍| 欧美精品高清视频| 精品一区二区三区免费视频| 久久久久九九视频| 色综合色狠狠天天综合色| 丝袜诱惑亚洲看片| 国产性做久久久久久| 91色porny蝌蚪| 日韩精品电影在线| 中文字幕永久在线不卡| 欧美美女黄视频| 91小视频免费看| 久久69国产一区二区蜜臀| 亚洲欧美日韩国产另类专区| 欧美成人免费网站| 91丨九色丨黑人外教| 激情综合五月天| 日韩av网站在线观看| 久久99九九99精品| 91福利视频久久久久| 国产精品乱人伦一区二区| 国产美女一区二区三区| 久久这里只有精品视频网| 成人美女在线视频| 国产在线播精品第三| 成人影视亚洲图片在线| 不卡的看片网站|