亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? board_memories.c

?? IAR5.2下 AT91SAM9260 ARM 對 MCP2515 控制源化碼
?? C
字號:
/* ----------------------------------------------------------------------------
 *         ATMEL Microcontroller Software Support 
 * ----------------------------------------------------------------------------
 * Copyright (c) 2008, Atmel Corporation
 *
 * All rights reserved.
 *
 * Redistribution and use in source and binary forms, with or without
 * modification, are permitted provided that the following conditions are met:
 *
 * - Redistributions of source code must retain the above copyright notice,
 * this list of conditions and the disclaimer below.
 *
 * Atmel's name may not be used to endorse or promote products derived from
 * this software without specific prior written permission.
 *
 * DISCLAIMER: THIS SOFTWARE IS PROVIDED BY ATMEL "AS IS" AND ANY EXPRESS OR
 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT ARE
 * DISCLAIMED. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT,
 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA,
 * OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
 * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
 * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE,
 * EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
 * ----------------------------------------------------------------------------
 */

/*
    Title: Memories implementation
*/

//------------------------------------------------------------------------------
//         Headers
//------------------------------------------------------------------------------

#include <board.h>
#include <pio/pio.h>

/*
    Macros:
        READ - Reads a register value. Useful to add trace information to read
               accesses.
        WRITE - Writes data in a register. Useful to add trace information to
                write accesses.
*/
#define READ(peripheral, register)          (peripheral->register)
#define WRITE(peripheral, register, value)  (peripheral->register = value)

//------------------------------------------------------------------------------
//         Internal functions
//------------------------------------------------------------------------------

//------------------------------------------------------------------------------
//         Exported functions
//------------------------------------------------------------------------------
//------------------------------------------------------------------------------
/// Changes the mapping of the chip so that the remap area mirrors the
///   internal ROM or the EBI CS0.
//------------------------------------------------------------------------------
void BOARD_RemapRom()
{
    WRITE(AT91C_BASE_MATRIX, MATRIX_MRCR, 0);
}

//------------------------------------------------------------------------------
/// Changes the mapping of the chip so that the remap area mirrors the
///   internal RAM.
//------------------------------------------------------------------------------
void BOARD_RemapRam()
{
    WRITE(AT91C_BASE_MATRIX,
          MATRIX_MRCR,
          (AT91C_MATRIX_RCA926I | AT91C_MATRIX_RCA926D));
}

//------------------------------------------------------------------------------
/// Initialize and configure the SDRAM
//------------------------------------------------------------------------------
void BOARD_ConfigureSdram()
{
	volatile unsigned int i;
	static const Pin pinsSdram = PINS_SDRAM;
	volatile unsigned int *pSdram = (unsigned int *) AT91C_EBI_SDRAM;
	
	// Enable corresponding PIOs
    PIO_Configure(&pinsSdram, 1);
    
	// Enable EBI chip select for the SDRAM
	WRITE(AT91C_BASE_MATRIX, MATRIX_EBI, AT91C_MATRIX_CS1A_SDRAMC);
	
	// CFG Control Register
	WRITE(AT91C_BASE_SDRAMC, SDRAMC_CR, AT91C_SDRAMC_NC_9
                        				| AT91C_SDRAMC_NR_13 
                        				| AT91C_SDRAMC_CAS_2 
                        				| AT91C_SDRAMC_NB_4_BANKS
                        				| AT91C_SDRAMC_DBW_32_BITS
                        				| AT91C_SDRAMC_TWR_2
                        				| AT91C_SDRAMC_TRC_7
                        				| AT91C_SDRAMC_TRP_2
                        				| AT91C_SDRAMC_TRCD_2
                        				| AT91C_SDRAMC_TRAS_5
                        				| AT91C_SDRAMC_TXSR_8);

	for (i = 0; i < 1000; i++);

	WRITE(AT91C_BASE_SDRAMC, SDRAMC_MR, AT91C_SDRAMC_MODE_NOP_CMD);	// Perform NOP
	pSdram[0] = 0x00000000;

	WRITE(AT91C_BASE_SDRAMC, SDRAMC_MR, AT91C_SDRAMC_MODE_PRCGALL_CMD);	// Set PRCHG AL
	pSdram[0] = 0x00000000;						// Perform PRCHG

	for (i = 0; i < 10000; i++);

	WRITE(AT91C_BASE_SDRAMC, SDRAMC_MR, AT91C_SDRAMC_MODE_RFSH_CMD);	// Set 1st CBR
	pSdram[1] = 0x00000001;						// Perform CBR

	WRITE(AT91C_BASE_SDRAMC, SDRAMC_MR, AT91C_SDRAMC_MODE_RFSH_CMD);	// Set 2 CBR
	pSdram[2] = 0x00000002;						// Perform CBR

	WRITE(AT91C_BASE_SDRAMC, SDRAMC_MR, AT91C_SDRAMC_MODE_RFSH_CMD);	// Set 3 CBR
	pSdram[3] = 0x00000003;					   // Perform CBR

	WRITE(AT91C_BASE_SDRAMC, SDRAMC_MR, AT91C_SDRAMC_MODE_RFSH_CMD);	// Set 4 CBR
	pSdram[4] = 0x00000004;					  // Perform CBR

	WRITE(AT91C_BASE_SDRAMC, SDRAMC_MR, AT91C_SDRAMC_MODE_RFSH_CMD);	// Set 5 CBR
	pSdram[5] = 0x00000005;					  // Perform CBR

	WRITE(AT91C_BASE_SDRAMC, SDRAMC_MR, AT91C_SDRAMC_MODE_RFSH_CMD);	// Set 6 CBR
	pSdram[6] = 0x00000006;					// Perform CBR

	WRITE(AT91C_BASE_SDRAMC, SDRAMC_MR, AT91C_SDRAMC_MODE_RFSH_CMD);	// Set 7 CBR
	pSdram[7] = 0x00000007;					// Perform CBR

	WRITE(AT91C_BASE_SDRAMC, SDRAMC_MR, AT91C_SDRAMC_MODE_RFSH_CMD);	// Set 8 CBR
	pSdram[8] = 0x00000008;					// Perform CBR

	WRITE(AT91C_BASE_SDRAMC, SDRAMC_MR, AT91C_SDRAMC_MODE_LMR_CMD);		// Set LMR operation
	pSdram[9] = 0xcafedede;					// Perform LMR burst=1, lat=2

	WRITE(AT91C_BASE_SDRAMC, SDRAMC_TR, (BOARD_MCK * 7) / 1000000);		// Set Refresh Timer

	WRITE(AT91C_BASE_SDRAMC, SDRAMC_MR, AT91C_SDRAMC_MODE_NORMAL_CMD);	// Set Normal mode
	pSdram[0] = 0x00000000;						// Perform Normal mode
}

//------------------------------------------------------------------------------
/// Initialize and configure the SDRAM for a 48 MHz MCK (ROM code clock settings)
//------------------------------------------------------------------------------
void BOARD_ConfigureSdram48MHz()
{
    volatile unsigned int i;
    static const Pin pinsSdram = PINS_SDRAM;
    volatile unsigned int *pSdram = (unsigned int *) AT91C_EBI_SDRAM;
    
    // Enable corresponding PIOs
    PIO_Configure(&pinsSdram, 1);
    
    // Enable EBI chip select for the SDRAM
    WRITE(AT91C_BASE_MATRIX, MATRIX_EBI, AT91C_MATRIX_CS1A_SDRAMC);
    

    // CFG Control Register
    WRITE(AT91C_BASE_SDRAMC, SDRAMC_CR, AT91C_SDRAMC_NC_9
                                        | AT91C_SDRAMC_NR_13 
                                        | AT91C_SDRAMC_CAS_2 
                                        | AT91C_SDRAMC_NB_4_BANKS
                                        | AT91C_SDRAMC_DBW_32_BITS
                                        | AT91C_SDRAMC_TWR_1
                                        | AT91C_SDRAMC_TRC_4
                                        | AT91C_SDRAMC_TRP_1
                                        | AT91C_SDRAMC_TRCD_1
                                        | AT91C_SDRAMC_TRAS_2
                                        | AT91C_SDRAMC_TXSR_3);

    for (i = 0; i < 1000; i++);

    WRITE(AT91C_BASE_SDRAMC, SDRAMC_MR, AT91C_SDRAMC_MODE_NOP_CMD); // Perform NOP
    pSdram[0] = 0x00000000;

    WRITE(AT91C_BASE_SDRAMC, SDRAMC_MR, AT91C_SDRAMC_MODE_PRCGALL_CMD); // Set PRCHG AL
    pSdram[0] = 0x00000000;                     // Perform PRCHG

    for (i = 0; i < 10000; i++);

    WRITE(AT91C_BASE_SDRAMC, SDRAMC_MR, AT91C_SDRAMC_MODE_RFSH_CMD);    // Set 1st CBR
    pSdram[1] = 0x00000001;                     // Perform CBR

    WRITE(AT91C_BASE_SDRAMC, SDRAMC_MR, AT91C_SDRAMC_MODE_RFSH_CMD);    // Set 2 CBR
    pSdram[2] = 0x00000002;                     // Perform CBR

    WRITE(AT91C_BASE_SDRAMC, SDRAMC_MR, AT91C_SDRAMC_MODE_RFSH_CMD);    // Set 3 CBR
    pSdram[3] = 0x00000003;                    // Perform CBR

    WRITE(AT91C_BASE_SDRAMC, SDRAMC_MR, AT91C_SDRAMC_MODE_RFSH_CMD);    // Set 4 CBR
    pSdram[4] = 0x00000004;                   // Perform CBR

    WRITE(AT91C_BASE_SDRAMC, SDRAMC_MR, AT91C_SDRAMC_MODE_RFSH_CMD);    // Set 5 CBR
    pSdram[5] = 0x00000005;                   // Perform CBR

    WRITE(AT91C_BASE_SDRAMC, SDRAMC_MR, AT91C_SDRAMC_MODE_RFSH_CMD);    // Set 6 CBR
    pSdram[6] = 0x00000006;                 // Perform CBR

    WRITE(AT91C_BASE_SDRAMC, SDRAMC_MR, AT91C_SDRAMC_MODE_RFSH_CMD);    // Set 7 CBR
    pSdram[7] = 0x00000007;                 // Perform CBR

    WRITE(AT91C_BASE_SDRAMC, SDRAMC_MR, AT91C_SDRAMC_MODE_RFSH_CMD);    // Set 8 CBR
    pSdram[8] = 0x00000008;                 // Perform CBR

    WRITE(AT91C_BASE_SDRAMC, SDRAMC_MR, AT91C_SDRAMC_MODE_LMR_CMD);     // Set LMR operation
    pSdram[9] = 0xcafedede;                 // Perform LMR burst=1, lat=2

    WRITE(AT91C_BASE_SDRAMC, SDRAMC_TR, (48000000 * 7) / 1000000);      // Set Refresh Timer

    WRITE(AT91C_BASE_SDRAMC, SDRAMC_MR, AT91C_SDRAMC_MODE_NORMAL_CMD);  // Set Normal mode
    pSdram[0] = 0x00000000;                     // Perform Normal mode
}


//------------------------------------------------------------------------------
/// Configures the EBI for NandFlash access. Pins must be configured after or
/// before calling this function.
//------------------------------------------------------------------------------
void BOARD_ConfigureNandFlash(unsigned char busWidth)
{
    // Configure EBI
    AT91C_BASE_CCFG->CCFG_EBICSA |= AT91C_EBI_CS3A_SM;

    // Configure SMC
    AT91C_BASE_SMC->SMC_SETUP3 = 0x00000000;
    AT91C_BASE_SMC->SMC_PULSE3 = 0x00030003;
    AT91C_BASE_SMC->SMC_CYCLE3 = 0x00050005;
    AT91C_BASE_SMC->SMC_CTRL3  = 0x00002003;

    if (busWidth == 8) {

        AT91C_BASE_SMC->SMC_CTRL3 |= AT91C_SMC_DBW_WIDTH_EIGTH_BITS;
    }
    else if (busWidth == 16) {
 
        AT91C_BASE_SMC->SMC_CTRL3 |= AT91C_SMC_DBW_WIDTH_SIXTEEN_BITS;
    }
}

//------------------------------------------------------------------------------
/// Configures the EBI for NandFlash access at 48MHz. Pins must be configured
/// after or before calling this function.
//------------------------------------------------------------------------------
void BOARD_ConfigureNandFlash48MHz(unsigned char busWidth)
{
    // Configure EBI
    AT91C_BASE_CCFG->CCFG_EBICSA |= AT91C_EBI_CS3A_SM;

    // Configure SMC
    AT91C_BASE_SMC->SMC_SETUP3 = 0x00010001;
    AT91C_BASE_SMC->SMC_PULSE3 = 0x04030302;
    AT91C_BASE_SMC->SMC_CYCLE3 = 0x00070004;
    AT91C_BASE_SMC->SMC_CTRL3  = (AT91C_SMC_READMODE
                                  | AT91C_SMC_WRITEMODE
                                  | AT91C_SMC_NWAITM_NWAIT_DISABLE
                                  | ((0x1 << 16) & AT91C_SMC_TDF));
    
    if (busWidth == 8) {

        AT91C_BASE_SMC->SMC_CTRL3 |= AT91C_SMC_DBW_WIDTH_EIGTH_BITS;
    }
    else if (busWidth == 16) {
 
        AT91C_BASE_SMC->SMC_CTRL3 |= AT91C_SMC_DBW_WIDTH_SIXTEEN_BITS;
    }
}

//------------------------------------------------------------------------------
/// Configures the EBI for NorFlash access at 48MHz.
/// \Param busWidth Bus width 
//------------------------------------------------------------------------------
void BOARD_ConfigureNorFlash48MHz(unsigned char busWidth)
{
    // Configure SMC
    AT91C_BASE_SMC->SMC_SETUP0 = 0x00000001;
    AT91C_BASE_SMC->SMC_PULSE0 = 0x07070703;
    AT91C_BASE_SMC->SMC_CYCLE0 = 0x00070007;
    AT91C_BASE_SMC->SMC_CTRL0  = (AT91C_SMC_READMODE
                                  | AT91C_SMC_WRITEMODE
                                  | AT91C_SMC_NWAITM_NWAIT_DISABLE
                                  | ((0x1 << 16) & AT91C_SMC_TDF));
                           
    if (busWidth == 8) {

        AT91C_BASE_SMC->SMC_CTRL0 |= AT91C_SMC_DBW_WIDTH_EIGTH_BITS;
    }
    else if (busWidth == 16) {
 
        AT91C_BASE_SMC->SMC_CTRL0 |= AT91C_SMC_DBW_WIDTH_SIXTEEN_BITS;
    }
    else if (busWidth == 32) {
 
        AT91C_BASE_SMC->SMC_CTRL0 |= AT91C_SMC_DBW_WIDTH_THIRTY_TWO_BITS;
    }
}

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
日韩在线一二三区| 日本不卡不码高清免费观看| 欧美不卡一区二区三区四区| 色av成人天堂桃色av| 国产成人亚洲精品青草天美| 免费观看在线色综合| 亚洲午夜久久久久久久久电影院| 国产清纯白嫩初高生在线观看91| 欧美在线看片a免费观看| 成人sese在线| 成人成人成人在线视频| 成人午夜电影网站| 粉嫩高潮美女一区二区三区| 国产一区二区三区四区五区入口| 久久99精品国产.久久久久| 韩国av一区二区三区在线观看| 精品午夜一区二区三区在线观看 | 午夜精品成人在线| 亚洲成人自拍网| 美国毛片一区二区三区| 久久99精品一区二区三区三区| 国产一区二区视频在线播放| 成人午夜视频在线观看| 91蝌蚪porny成人天涯| 欧美综合在线视频| 欧美第一区第二区| 国产亚洲一区二区在线观看| 中文字幕中文字幕一区| 亚洲丝袜制服诱惑| 日韩在线一区二区三区| 国产酒店精品激情| 在线一区二区观看| 欧美一级片免费看| 国产色一区二区| 亚洲自拍都市欧美小说| 麻豆久久久久久| 成人网页在线观看| 在线看日本不卡| 久久在线免费观看| 亚洲综合在线视频| 精品一区二区三区在线观看国产| 成人的网站免费观看| 欧美精三区欧美精三区| 久久久国产精品麻豆| 艳妇臀荡乳欲伦亚洲一区| 热久久久久久久| av成人动漫在线观看| 欧美乱妇一区二区三区不卡视频| 久久精品一区二区三区不卡 | 亚洲国产日韩在线一区模特| 精品一区二区影视| 在线视频综合导航| 日本一区二区三区四区在线视频| 亚洲国产一区视频| 国产jizzjizz一区二区| 欧美高清hd18日本| 亚洲视频一区在线观看| 狂野欧美性猛交blacked| 99re这里只有精品首页| 欧美一区二区三区四区高清| 国产精品久久久久久久裸模| 免费av成人在线| 色国产综合视频| 久久九九国产精品| 免费精品视频最新在线| 在线观看三级视频欧美| 国产精品无码永久免费888| 日韩精品五月天| 91成人免费网站| 国产精品久久网站| 国产一区二区精品久久| 在线综合视频播放| 亚洲色欲色欲www| 国产成人在线电影| 26uuu久久天堂性欧美| 午夜a成v人精品| 在线观看成人小视频| 国产精品无圣光一区二区| 久久超碰97人人做人人爱| 国产欧美日韩综合| 蜜臀av性久久久久蜜臀aⅴ| 91亚洲精华国产精华精华液| 国产日韩精品一区二区浪潮av | 亚洲免费在线观看| 成人免费视频播放| 国产精品色一区二区三区| 国产精品中文字幕欧美| 国产性色一区二区| 成人精品国产一区二区4080| 中文字幕av不卡| 一本色道**综合亚洲精品蜜桃冫| 国产精品久久久久久久裸模 | 欧美aaaaaa午夜精品| 欧美综合久久久| 日韩精品成人一区二区在线| 欧美精品一区二区高清在线观看| 美女任你摸久久| 色综合 综合色| 日本一区二区综合亚洲| 成av人片一区二区| 亚洲五月六月丁香激情| 亚洲女同一区二区| 一区二区日韩电影| 91国产成人在线| 久久久久青草大香线综合精品| 久久成人免费网| 久久综合丝袜日本网| 国内精品伊人久久久久av影院 | 欧美亚洲国产一区二区三区va| 99久久综合精品| 亚洲国产精品久久人人爱| 制服丝袜亚洲播放| 风流少妇一区二区| 亚洲一区二区三区小说| 日韩免费观看2025年上映的电影| 国产精品99久久久久久久女警| 久久影音资源网| 色婷婷综合在线| 激情综合网最新| 国内久久精品视频| 欧美视频自拍偷拍| 日韩精品专区在线| 26uuu久久天堂性欧美| 国产在线观看免费一区| 精品福利一二区| 不卡一区二区三区四区| 亚洲男人的天堂av| 欧美精品久久天天躁| 精品一区二区三区免费播放| 久久久久久亚洲综合影院红桃| 成人免费视频一区| 伊人色综合久久天天人手人婷| 欧美久久久影院| 韩国女主播成人在线| 国产精品福利电影一区二区三区四区| 日本乱人伦aⅴ精品| 日本sm残虐另类| 国产精品视频一二三区| 欧美性生活久久| 韩国成人福利片在线播放| 国产精品毛片久久久久久| 欧美性xxxxxxxx| 久久99久久99精品免视看婷婷| 中文字幕一区免费在线观看| 欧美午夜不卡视频| 激情久久五月天| 悠悠色在线精品| 久久综合色之久久综合| 色婷婷综合久久久中文一区二区| 日日夜夜精品视频天天综合网| 久久老女人爱爱| 欧美性猛交xxxx乱大交退制版| 麻豆视频一区二区| 一区二区三区在线视频免费| 精品国免费一区二区三区| 99精品视频在线观看免费| 日本午夜一本久久久综合| 国产精品久久久爽爽爽麻豆色哟哟 | 久久精品视频在线免费观看| 在线观看成人免费视频| 国产一区二区日韩精品| 一区二区理论电影在线观看| 国产午夜精品在线观看| 欧美日韩国产区一| 99在线精品一区二区三区| 蓝色福利精品导航| 亚洲成人动漫在线免费观看| 国产精品女人毛片| 日韩美女在线视频| 欧美日韩国产首页在线观看| 成人黄动漫网站免费app| 久久99精品一区二区三区三区| 亚洲综合精品久久| 1区2区3区国产精品| 26uuu亚洲综合色欧美| 777奇米成人网| 色天使色偷偷av一区二区| 国产成人啪午夜精品网站男同| 日本亚洲视频在线| 亚洲一二三四在线| 中文字幕佐山爱一区二区免费| 亚洲精品一区二区三区精华液| 欧美日韩成人综合| 在线观看成人免费视频| www.亚洲在线| 国产成人av网站| 国产乱人伦精品一区二区在线观看 | 国产亚洲欧美中文| 日韩三级中文字幕| 欧美日韩在线三级| 91黄色激情网站| 一本色道久久加勒比精品| 99视频有精品| 不卡电影免费在线播放一区| 国产精品自拍网站| 精品一区二区三区欧美| 免费人成精品欧美精品| 婷婷激情综合网| 亚洲成人福利片| 视频一区二区不卡|