亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? p3mx.c

?? s3c6410的 Uboot 代碼, 感興趣的可以看看呀
?? C
?? 第 1 頁 / 共 2 頁
字號:
/* * (C) Copyright 2006 * Stefan Roese, DENX Software Engineering, sr@denx.de. * * Based on original work by *	Roel Loeffen, (C) Copyright 2006 Prodrive B.V. *	Josh Huber, (C) Copyright 2001 Mission Critical Linux, Inc. * * See file CREDITS for list of people who contributed to this * project. * * This program is free software; you can redistribute it and/or * modify it under the terms of the GNU General Public License as * published by the Free Software Foundation; either version 2 of * the License, or (at your option) any later version. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the * GNU General Public License for more details. * * You should have received a copy of the GNU General Public License * along with this program; if not, write to the Free Software * Foundation, Inc., 59 Temple Place, Suite 330, Boston, * MA 02111-1307 USA * * modifications for the DB64360 eval board based by Ingo.Assmus@keymile.com * modifications for the cpci750 by reinhard.arlt@esd-electronics.com * modifications for the P3M750 by roel.loeffen@prodrive.nl *//* * p3m750.c - main board support/init for the Prodrive p3m750/p3m7448. */#include <common.h>#include <74xx_7xx.h>#include "../../Marvell/include/memory.h"#include "../../Marvell/include/pci.h"#include "../../Marvell/include/mv_gen_reg.h"#include <net.h>#include <i2c.h>#include "eth.h"#include "mpsc.h"#include "64460.h"#include "mv_regs.h"DECLARE_GLOBAL_DATA_PTR;#undef	DEBUG/*#define	DEBUG */#ifdef CONFIG_PCI#define	MAP_PCI#endif /* of CONFIG_PCI */#ifdef DEBUG#define DP(x) x#else#define DP(x)#endifextern void flush_data_cache (void);extern void invalidate_l1_instruction_cache (void);extern flash_info_t flash_info[];/* ------------------------------------------------------------------------- *//* this is the current GT register space location *//* it starts at CFG_DFL_GT_REGS but moves later to CFG_GT_REGS *//* Unfortunately, we cant change it while we are in flash, so we initialize it * to the "final" value. This means that any debug_led calls before * board_early_init_f wont work right (like in cpu_init_f). * See also my_remap_gt_regs below. (NTL) */void board_prebootm_init (void);unsigned int INTERNAL_REG_BASE_ADDR = CFG_GT_REGS;int display_mem_map (void);/* ------------------------------------------------------------------------- *//* * This is a version of the GT register space remapping function that * doesn't touch globals (meaning, it's ok to run from flash.) * * Unfortunately, this has the side effect that a writable * INTERNAL_REG_BASE_ADDR is impossible. Oh well. */void my_remap_gt_regs (u32 cur_loc, u32 new_loc){	u32 temp;	/* check and see if it's already moved */	temp = in_le32 ((u32 *) (new_loc + INTERNAL_SPACE_DECODE));	if ((temp & 0xffff) == new_loc >> 16)		return;	temp = (in_le32 ((u32 *) (cur_loc + INTERNAL_SPACE_DECODE)) &		0xffff0000) | (new_loc >> 16);	out_le32 ((u32 *) (cur_loc + INTERNAL_SPACE_DECODE), temp);	while (GTREGREAD (INTERNAL_SPACE_DECODE) != temp);}#ifdef CONFIG_PCIstatic void gt_pci_config (void){	unsigned int stat;	unsigned int val = 0x00fff864;	/* DINK32: BusNum 23:16,  DevNum 15:11, */					/* FuncNum 10:8, RegNum 7:2 */	/*	 * In PCIX mode devices provide their own bus and device numbers.	 * We query the Discovery II's	 * config registers by writing ones to the bus and device.	 * We then update the Virtual register with the correct value for the	 * bus and device.	 */	if ((GTREGREAD (PCI_0_MODE) & (BIT4 | BIT5)) != 0) {	/* if  PCI-X */		GT_REG_WRITE (PCI_0_CONFIG_ADDR, BIT31 | val);		GT_REG_READ (PCI_0_CONFIG_DATA_VIRTUAL_REG, &stat);		GT_REG_WRITE (PCI_0_CONFIG_ADDR, BIT31 | val);		GT_REG_WRITE (PCI_0_CONFIG_DATA_VIRTUAL_REG,			      (stat & 0xffff0000) | CFG_PCI_IDSEL);	}	if ((GTREGREAD (PCI_1_MODE) & (BIT4 | BIT5)) != 0) {	/* if  PCI-X */		GT_REG_WRITE (PCI_1_CONFIG_ADDR, BIT31 | val);		GT_REG_READ (PCI_1_CONFIG_DATA_VIRTUAL_REG, &stat);		GT_REG_WRITE (PCI_1_CONFIG_ADDR, BIT31 | val);		GT_REG_WRITE (PCI_1_CONFIG_DATA_VIRTUAL_REG,			      (stat & 0xffff0000) | CFG_PCI_IDSEL);	}	/* Enable master */	PCI_MASTER_ENABLE (0, SELF);	PCI_MASTER_ENABLE (1, SELF);	/* Enable PCI0/1 Mem0 and IO 0 disable all others */	GT_REG_READ (BASE_ADDR_ENABLE, &stat);	stat |= (1 << 11) | (1 << 12) | (1 << 13) | (1 << 16) | (1 << 17) |		(1 << 18);	stat &= ~((1 << 9) | (1 << 10) | (1 << 14) | (1 << 15));	GT_REG_WRITE (BASE_ADDR_ENABLE, stat);	/* ronen:	 * add write to pci remap registers for 64460.	 * in 64360 when writing to pci base go and overide remap automaticaly,	 * in 64460 it doesn't	 */	GT_REG_WRITE (PCI_0_IO_BASE_ADDR, CFG_PCI0_IO_SPACE >> 16);	GT_REG_WRITE (PCI_0I_O_ADDRESS_REMAP, CFG_PCI0_IO_SPACE_PCI >> 16);	GT_REG_WRITE (PCI_0_IO_SIZE, (CFG_PCI0_IO_SIZE - 1) >> 16);	GT_REG_WRITE (PCI_0_MEMORY0_BASE_ADDR, CFG_PCI0_MEM_BASE >> 16);	GT_REG_WRITE (PCI_0MEMORY0_ADDRESS_REMAP, CFG_PCI0_MEM_BASE >> 16);	GT_REG_WRITE (PCI_0_MEMORY0_SIZE, (CFG_PCI0_MEM_SIZE - 1) >> 16);	GT_REG_WRITE (PCI_1_IO_BASE_ADDR, CFG_PCI1_IO_SPACE >> 16);	GT_REG_WRITE (PCI_1I_O_ADDRESS_REMAP, CFG_PCI1_IO_SPACE_PCI >> 16);	GT_REG_WRITE (PCI_1_IO_SIZE, (CFG_PCI1_IO_SIZE - 1) >> 16);	GT_REG_WRITE (PCI_1_MEMORY0_BASE_ADDR, CFG_PCI1_MEM_BASE >> 16);	GT_REG_WRITE (PCI_1MEMORY0_ADDRESS_REMAP, CFG_PCI1_MEM_BASE >> 16);	GT_REG_WRITE (PCI_1_MEMORY0_SIZE, (CFG_PCI1_MEM_SIZE - 1) >> 16);	/* PCI interface settings */	/* Timeout set to retry forever */	GT_REG_WRITE (PCI_0TIMEOUT_RETRY, 0x0);	GT_REG_WRITE (PCI_1TIMEOUT_RETRY, 0x0);	/* ronen - enable only CS0 and Internal reg!! */	GT_REG_WRITE (PCI_0BASE_ADDRESS_REGISTERS_ENABLE, 0xfffffdfe);	GT_REG_WRITE (PCI_1BASE_ADDRESS_REGISTERS_ENABLE, 0xfffffdfe);	/* ronen:	 * update the pci internal registers base address.	 */#ifdef MAP_PCI	for (stat = 0; stat <= PCI_HOST1; stat++)		pciWriteConfigReg (stat,				   PCI_INTERNAL_REGISTERS_MEMORY_MAPPED_BASE_ADDRESS,				   SELF, CFG_GT_REGS);#endif}#endif/* Setup CPU interface paramaters */static void gt_cpu_config (void){	cpu_t cpu = get_cpu_type ();	ulong tmp;	/* cpu configuration register */	tmp = GTREGREAD (CPU_CONFIGURATION);	/* set the SINGLE_CPU bit  see MV64460 */#ifndef CFG_GT_DUAL_CPU		/* SINGLE_CPU seems to cause JTAG problems */	tmp |= CPU_CONF_SINGLE_CPU;#endif	tmp &= ~CPU_CONF_AACK_DELAY_2;	tmp |= CPU_CONF_DP_VALID;	tmp |= CPU_CONF_AP_VALID;	tmp |= CPU_CONF_PIPELINE;	GT_REG_WRITE (CPU_CONFIGURATION, tmp);	/* Marvell (VXWorks) writes 0x20220FF */	/* CPU master control register */	tmp = GTREGREAD (CPU_MASTER_CONTROL);	tmp |= CPU_MAST_CTL_ARB_EN;	if ((cpu == CPU_7400) ||	    (cpu == CPU_7410) || (cpu == CPU_7455) || (cpu == CPU_7450)) {		tmp |= CPU_MAST_CTL_CLEAN_BLK;		tmp |= CPU_MAST_CTL_FLUSH_BLK;	} else {		/* cleanblock must be cleared for CPUs		 * that do not support this command (603e, 750)		 * see Res#1 */		tmp &= ~CPU_MAST_CTL_CLEAN_BLK;		tmp &= ~CPU_MAST_CTL_FLUSH_BLK;	}	GT_REG_WRITE (CPU_MASTER_CONTROL, tmp);}/* * board_early_init_f. * * set up gal. device mappings, etc. */int board_early_init_f (void){	/* set up the GT the way the kernel wants it	 * the call to move the GT register space will obviously	 * fail if it has already been done, but we're going to assume	 * that if it's not at the power-on location, it's where we put	 * it last time. (huber)	 */	my_remap_gt_regs (CFG_DFL_GT_REGS, CFG_GT_REGS);#ifdef CONFIG_PCI	gt_pci_config ();#endif	/* mask all external interrupt sources */	GT_REG_WRITE (CPU_INTERRUPT_MASK_REGISTER_LOW, 0);	GT_REG_WRITE (CPU_INTERRUPT_MASK_REGISTER_HIGH, 0);	/* new in >MV6436x */	GT_REG_WRITE (CPU_INTERRUPT_1_MASK_REGISTER_LOW, 0);	GT_REG_WRITE (CPU_INTERRUPT_1_MASK_REGISTER_HIGH, 0);	/* --------------------- */	GT_REG_WRITE (PCI_0INTERRUPT_CAUSE_MASK_REGISTER_LOW, 0);	GT_REG_WRITE (PCI_0INTERRUPT_CAUSE_MASK_REGISTER_HIGH, 0);	GT_REG_WRITE (PCI_1INTERRUPT_CAUSE_MASK_REGISTER_LOW, 0);	GT_REG_WRITE (PCI_1INTERRUPT_CAUSE_MASK_REGISTER_HIGH, 0);	/* Device and Boot bus settings	 */	memoryMapDeviceSpace(DEVICE0, 0, 0);	GT_REG_WRITE(DEVICE_BANK0PARAMETERS, 0);	memoryMapDeviceSpace(DEVICE1, 0, 0);	GT_REG_WRITE(DEVICE_BANK1PARAMETERS, 0);	memoryMapDeviceSpace(DEVICE2, 0, 0);	GT_REG_WRITE(DEVICE_BANK2PARAMETERS, 0);	memoryMapDeviceSpace(DEVICE3, 0, 0);	GT_REG_WRITE(DEVICE_BANK3PARAMETERS, 0);	GT_REG_WRITE(DEVICE_BOOT_BANK_PARAMETERS, CFG_BOOT_PAR);	gt_cpu_config();	/* MPP setup */	GT_REG_WRITE (MPP_CONTROL0, CFG_MPP_CONTROL_0);	GT_REG_WRITE (MPP_CONTROL1, CFG_MPP_CONTROL_1);	GT_REG_WRITE (MPP_CONTROL2, CFG_MPP_CONTROL_2);	GT_REG_WRITE (MPP_CONTROL3, CFG_MPP_CONTROL_3);	GT_REG_WRITE (GPP_LEVEL_CONTROL, CFG_GPP_LEVEL_CONTROL);	return 0;}/* various things to do after relocation */int misc_init_r (){	u8 val;	icache_enable ();#ifdef CFG_L2	l2cache_enable ();#endif#ifdef CONFIG_MPSC	mpsc_sdma_init ();	mpsc_init2 ();#endif	/*	 * Enable trickle changing in RTC upon powerup	 * No diode, 250 ohm series resistor	 */	val = 0xa5;	i2c_write(CFG_I2C_RTC_ADDR, 8, 1, &val, 1);	return 0;}int board_early_init_r(void){	/* now relocate the debug serial driver */	mpsc_putchar += gd->reloc_off;	mpsc_getchar += gd->reloc_off;	mpsc_test_char += gd->reloc_off;	return 0;}void after_reloc (ulong dest_addr, gd_t * gd){	memoryMapDeviceSpace (BOOT_DEVICE, CFG_BOOT_SPACE, CFG_BOOT_SIZE);/*	display_mem_map(); */	/* now, jump to the main U-Boot board init code */	board_init_r (gd, dest_addr);	/* NOTREACHED */}/* * Check Board Identity: * right now, assume borad type. (there is just one...after all) */int checkboard (void){	char *s = getenv("serial#");	printf("Board: %s", CFG_BOARD_NAME);	if (s != NULL) {		puts(", serial# ");		puts(s);	}	putc('\n');	return (0);}/* utility functions */void debug_led (int led, int mode){}int display_mem_map (void){	int i, j;	unsigned int base, size, width;	/* SDRAM */	printf ("SD (DDR) RAM\n");	for (i = 0; i <= BANK3; i++) {		base = memoryGetBankBaseAddress (i);		size = memoryGetBankSize (i);		if (size != 0)			printf ("BANK%d: base - 0x%08x\tsize - %dM bytes\n",				i, base, size >> 20);	}#ifdef CONFIG_PCI	/* CPU's PCI windows */	for (i = 0; i <= PCI_HOST1; i++) {		printf ("\nCPU's PCI %d windows\n", i);		base = pciGetSpaceBase (i, PCI_IO);		size = pciGetSpaceSize (i, PCI_IO);		printf ("      IO: base - 0x%08x\tsize - %dM bytes\n", base,			size >> 20);		/* ronen currently only first PCI MEM is used 3 */		for (j = 0; j <= PCI_REGION0; j++) {			base = pciGetSpaceBase (i, j);			size = pciGetSpaceSize (i, j);			printf ("MEMORY %d: base - 0x%08x\tsize - %dM bytes\n",				j, base, size >> 20);		}	}#endif /* of CONFIG_PCI */	/* Bootrom */	base = memoryGetDeviceBaseAddress (BOOT_DEVICE);	/* Boot */	size = memoryGetDeviceSize (BOOT_DEVICE);	width = memoryGetDeviceWidth (BOOT_DEVICE) * 8;	printf (" BOOT:  base - 0x%08x  size - %dM bytes\twidth - %d bits\t- FLASH\n",		base, size >> 20, width);	return (0);}

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
激情五月播播久久久精品| 欧美性受xxxx黑人xyx性爽| 粉嫩av一区二区三区粉嫩| 日韩午夜av一区| 久久精品国产亚洲高清剧情介绍 | 欧美在线观看一二区| 国产精品剧情在线亚洲| 国产成人免费视频网站| 1024成人网| 日本韩国一区二区| 日韩成人av影视| 亚洲精品在线观看网站| 国产激情精品久久久第一区二区| 久久精品在这里| 99久久久精品免费观看国产蜜| 一区二区三区四区在线播放| 欧美亚洲高清一区| 免费高清在线视频一区·| 国产日韩欧美a| 99精品欧美一区二区三区小说| 天天av天天翘天天综合网色鬼国产| 欧美一区二区三区精品| www.性欧美| 另类成人小视频在线| 亚洲欧美区自拍先锋| 日韩欧美一二三区| 在线观看一区日韩| 日韩电影网1区2区| 精品精品欲导航| 91精品国产色综合久久不卡电影| 午夜精品福利一区二区蜜股av| 日韩精品一区二| 日本视频免费一区| 91精品视频网| 欧美a级理论片| 亚洲国产高清不卡| 99精品视频在线免费观看| av中文字幕亚洲| 26uuu亚洲| 久色婷婷小香蕉久久| 精品1区2区在线观看| 亚洲国产精品天堂| 国产一区二区三区久久悠悠色av | 一区二区三区在线高清| 91成人免费网站| 一区二区三区中文字幕| 欧美日韩精品系列| 日本韩国精品一区二区在线观看| 久久久综合激的五月天| 激情久久五月天| 性做久久久久久久免费看| 精品国产成人在线影院| 日韩精品一区二区三区在线| 这里是久久伊人| 99精品偷自拍| 成人污视频在线观看| 美女视频第一区二区三区免费观看网站| 亚洲永久精品国产| 亚洲国产一二三| 日韩av电影天堂| 看国产成人h片视频| 成人午夜看片网址| 欧美日韩国产综合一区二区三区 | 久久久精品蜜桃| 日本一区二区三区视频视频| 国产精品久久久久三级| 亚洲一区二区在线视频| 精品无码三级在线观看视频| 福利视频网站一区二区三区| 在线视频一区二区三| 精品99久久久久久| 亚洲人123区| 男女男精品视频网| 91福利国产成人精品照片| 欧美videos大乳护士334| 中文字幕一区视频| 精品一区二区三区免费播放| 欧美日韩视频专区在线播放| 日本精品一区二区三区四区的功能| 粉嫩欧美一区二区三区高清影视| 91精品午夜视频| 蜜桃视频在线观看一区二区| 91精品国产综合久久小美女| 免费在线观看日韩欧美| 欧美岛国在线观看| av中文字幕一区| 午夜电影一区二区| 99精品视频一区二区三区| 欧美疯狂性受xxxxx喷水图片| 亚洲蜜臀av乱码久久精品蜜桃| 国产在线精品一区二区不卡了| 久久亚洲综合av| 免费观看在线综合色| 91精品视频网| 热久久久久久久| 日韩视频在线你懂得| 久久电影网站中文字幕| 日韩欧美你懂的| 黄色日韩三级电影| 久久久久久一级片| 国产精品77777| 一区二区三区丝袜| 6080日韩午夜伦伦午夜伦| 亚洲成人激情社区| 欧美大黄免费观看| 粉嫩嫩av羞羞动漫久久久| 综合欧美亚洲日本| 欧美日韩国产乱码电影| 久久99精品国产麻豆不卡| 国产拍揄自揄精品视频麻豆| 成人性生交大片免费看在线播放| 国产精品久久久久aaaa| 在线观看国产日韩| 秋霞午夜鲁丝一区二区老狼| 国产三区在线成人av| 色久综合一二码| 国产乱码精品一区二区三区忘忧草| 国产精品久久久久四虎| 欧美乱妇15p| 波多野洁衣一区| 天天爽夜夜爽夜夜爽精品视频| 欧美电影免费观看高清完整版| voyeur盗摄精品| 国产麻豆欧美日韩一区| 亚洲福利视频导航| 中文字幕日韩av资源站| 精品免费国产一区二区三区四区| 色婷婷久久综合| 国产精品18久久久久久久久久久久 | 国产在线日韩欧美| 丝袜亚洲另类欧美综合| 专区另类欧美日韩| 国产午夜一区二区三区| 日韩一级高清毛片| 7777精品伊人久久久大香线蕉的| 99r国产精品| 成人综合激情网| 波多野洁衣一区| 高清日韩电视剧大全免费| 国产一区二区在线看| 蜜臀91精品一区二区三区| 视频在线在亚洲| 一区二区三区蜜桃网| 中文字幕日本不卡| 亚洲黄网站在线观看| 国产精品国产三级国产三级人妇 | 99久久婷婷国产综合精品| 国产精品一区久久久久| 狠狠色丁香久久婷婷综| 欧美剧情片在线观看| 欧美精品一级二级| 精品国产制服丝袜高跟| 久久中文娱乐网| 亚洲图片激情小说| 一区二区激情小说| 日韩av电影天堂| 韩国在线一区二区| 色综合久久88色综合天天6 | 国产精品亚洲第一区在线暖暖韩国| 国产一区二区女| 欧美综合一区二区| 日韩欧美高清在线| 亚洲三级免费电影| 日韩成人av影视| 成人开心网精品视频| 欧美日韩视频一区二区| 久久综合久久综合亚洲| 亚洲精品v日韩精品| 久久精品国产成人一区二区三区| 成人久久久精品乱码一区二区三区| 91在线视频观看| 久久中文娱乐网| 日韩在线卡一卡二| 91麻豆免费看| 欧美国产日韩亚洲一区| 久久国产精品72免费观看| 色综合网站在线| 日韩一区精品字幕| 97se亚洲国产综合在线| 久久久久久一级片| 日韩高清欧美激情| 欧美伦理影视网| 亚洲一区在线观看视频| 成人av高清在线| 国产日韩亚洲欧美综合| 美女视频一区二区| 制服丝袜亚洲网站| 天天综合天天综合色| 欧美日韩中文字幕精品| 亚洲综合丁香婷婷六月香| 99久久精品免费精品国产| 中文字幕成人av| 国产·精品毛片| 国产精品系列在线| 成人午夜碰碰视频| 奇米影视一区二区三区| 91麻豆精品国产| 久久精品国产在热久久| 国产亚洲精品中文字幕| 成人午夜av影视|