亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dctslow.vhd

?? Project 2D DCT core - specifications and codes
?? VHD
?? 第 1 頁 / 共 2 頁
字號:
-- Top entity is DCT8_slow
-- ENTITY DCT8_slow IS
--    PORT( 
--       clk       : IN     std_logic  ;
--       dctselect : IN     std_logic  ;
--       din       : IN     std_logic  ;
--       mode      : IN     std_logic_vector (1 downto 0) ;
--       reset     : IN     std_logic  ;
--       doutput   : OUT    std_logic_vector (15 DOWNTO 0) ;
--       next_in   : OUT    std_logic  ;
--       read      : OUT    std_logic 
--    );
-- 
-- Please refer to the FreeDCT-L documentation
-- Sherif Taher Eid, sherif_taher@ieee.org
-- 

LIBRARY ieee ;
USE ieee.std_logic_1164.all;
USE ieee.std_logic_arith.all;

ENTITY add12slow IS
   PORT( 
      a      : IN     std_logic_vector (11 downto 0) ;
      b      : IN     std_logic_vector (11 downto 0) ;
      output : OUT    std_logic_vector (12 downto 0)
   );

-- Declarations

END add12slow ;
--
--
ARCHITECTURE beh OF add12slow IS
signal output_temp : unsigned(12 downto 0);
BEGIN
output_temp <= unsigned(a(11)&a) + unsigned(b(11)&b);
output <= std_logic_vector(output_temp);

END beh;

--
--
LIBRARY ieee ;
USE ieee.std_logic_1164.all;
USE ieee.std_logic_arith.all;

ENTITY add16bits IS
   PORT( 
      a      : IN     std_logic_vector (15 downto 0) ;
      b      : IN     std_logic_vector (15 downto 0) ;
      output : OUT    std_logic_vector (15 downto 0)
   );

-- Declarations

END add16bits ;
--
--
ARCHITECTURE beh OF add16bits IS
signal output_temp : unsigned(15 downto 0);
BEGIN

output_temp <= unsigned(a) + unsigned(b);
output <= std_logic_vector(output_temp);

END beh;

--
--
LIBRARY ieee ;
USE ieee.std_logic_1164.all;

ENTITY and15 IS
   PORT( 
      enable : IN     std_logic  ;
      input  : IN     std_logic_vector (15 downto 0) ;
      output : OUT    std_logic_vector (15 downto 0)
   );

-- Declarations

END and15 ;
--
--
ARCHITECTURE struct OF and15 IS
BEGIN

with enable select
	output <= "0000000000001100" when '0',
				  input when others;

END struct;

--
--
LIBRARY ieee ;
USE ieee.std_logic_1164.all;
USE ieee.std_logic_arith.all;
LIBRARY std ;
USE std.textio.all;

ENTITY cyclereg IS
   PORT( 
      ck         : IN     std_logic  ;
      din        : IN     std_logic  ;
      first      : IN     std_logic  ;
      mode       : IN     std_logic_vector (1 downto 0) ;
      rst        : IN     std_logic  ;
      enable_rom : OUT    std_logic 
   );

-- Declarations

END cyclereg ;
--
--
ARCHITECTURE beh OF cyclereg IS

signal internal : std_logic_vector(95 downto 0);
signal din_tmp : std_logic;
signal op_mode : std_logic_vector(2 downto 0);

BEGIN

op_mode <= first&mode;

with op_mode select
	din_tmp <= din when "100",
					din when "101",
					din when "110",
					din when "111",
					internal(63) when "000",
					internal(71) when "001",
					internal(79) when "010",
					internal(95) when others;

enable_rom <= internal(0);

process(ck,rst)
begin
	if rising_edge(ck) then
		if rst = '1' then
			internal <= (others => '0');
		elsif mode = "00" then -- 8 bits resolution mode
			internal(63 downto 1) <= internal(62 downto 0);
			internal(0) <= din_tmp;
		elsif mode = "01" then -- 9 bits resolution mode
			internal(71 downto 1) <= internal(70 downto 0);
			internal(0) <= din_tmp;
		elsif mode = "10" then -- 10 bits resolution mode
			internal(79 downto 1) <= internal(78 downto 0);
			internal(0) <= din_tmp;
		else							  -- 12 bits resolution mode
			internal(95 downto 1) <= internal(94 downto 0);
			internal(0) <= din_tmp;
		end if;
	end if;
end process;


END beh;

--
--
LIBRARY ieee ;
USE ieee.std_logic_1164.all;

ENTITY div2_9_en IS
   PORT( 
      ain    : IN     std_logic_vector (12 downto 0) ;
      enable : IN     std_logic  ;
      aout   : OUT    std_logic_vector (11 downto 0)
   );

-- Declarations

END div2_9_en ;
--
--
ARCHITECTURE struct OF div2_9_en IS

BEGIN

with enable select
	aout <= ain(12 downto 1) when '1',
				"000000000000" when others;
END struct;

--
--
LIBRARY ieee ;
USE ieee.std_logic_1164.all;

ENTITY reg12bits IS
   PORT( 
      ain    : IN     std_logic_vector (11 downto 0) ;
      clk    : IN     std_logic  ;
      enable : IN     std_logic  ;
      aout   : OUT    std_logic_vector (11 downto 0)
   );

-- Declarations

END reg12bits ;
--
--
ARCHITECTURE beh OF reg12bits IS
BEGIN

process(clk,enable)
begin
	if enable = '0' then
		aout <= "000000000000";
	else
		if rising_edge(clk) then
			aout <= ain;
		end if;
	end if;
end process;


END beh;

--
--
LIBRARY ieee ;
USE ieee.std_logic_1164.all;

ENTITY reg13bits IS
   PORT( 
      ain    : IN     std_logic_vector (12 downto 0) ;
      clk    : IN     std_logic  ;
      enable : IN     std_logic  ;
      aout   : OUT    std_logic_vector (12 downto 0)
   );

-- Declarations

END reg13bits ;
--
--
ARCHITECTURE beh OF reg13bits IS
BEGIN

process(clk,enable)
begin
	if enable = '0' then
		aout <= "0000000000000";
	else
		if rising_edge(clk) then
			aout <= ain;
		end if;
	end if;
end process;

END beh;

--
--
LIBRARY ieee ;
USE ieee.std_logic_1164.all;

ENTITY reg16bits IS
   PORT( 
      ain    : IN     std_logic_vector (15 downto 0) ;
      clk    : IN     std_logic  ;
      enable : IN     std_logic  ;
      aout   : OUT    std_logic_vector (15 downto 0)
   );

-- Declarations

END reg16bits ;
--
--
ARCHITECTURE beh OF reg16bits IS
BEGIN

process(clk,enable)
begin
	if enable = '0' then
		aout <= "0000000000000000";
	else
		if rising_edge(clk) then
			aout <= ain;
		end if;
	end if;
end process;

END beh;

--
--
LIBRARY ieee ;
USE ieee.std_logic_1164.all;
USE ieee.std_logic_arith.all;

ENTITY ROM64 IS
   PORT( 
      columns    : IN     std_logic_vector (2 downto 0) ;
      compl      : IN     std_logic  ;
      enable_rom : IN     std_logic  ;
      rows       : IN     std_logic_vector (2 downto 0) ;
      output     : OUT    std_logic_vector (11 DOWNTO 0)
   );

-- Declarations

END ROM64 ;
--
--
ARCHITECTURE beh OF ROM64 IS


-- ROM used for Forward Discrete Cosine Transform
type ROM_array is array (63 downto 0) of std_logic_vector(11 downto 0);

signal coeff_out : std_logic_vector(11 downto 0);
signal rt,ct : unsigned(2 downto 0);
--signal cmp_c1 : unsigned(11 downto 0);
signal cmp_c2 : std_logic_vector(11 downto 0);
--signal nottemp : std_logic_vector(7 downto 0);

signal coeff: ROM_array;
signal addr : integer range 0 to 63;
--signal ap : std_logic_vector(7 downto 0) := "01011011";
--signal bp : std_logic_vector(7 downto 0) := "01110110";
--signal cp : std_logic_vector(7 downto 0) := "00110001";
--signal dp : std_logic_vector(7 downto 0) := "01111110";
--signal ep : std_logic_vector(7 downto 0) := "01101010";
--signal fp : std_logic_vector(7 downto 0) := "01000111";
--signal gp : std_logic_vector(7 downto 0) := "00011001";

--signal am : std_logic_vector(7 downto 0) := "10100101";
--signal bm : std_logic_vector(7 downto 0) := "10001010";
--signal cm : std_logic_vector(7 downto 0) := "11001111";
--signal dm : std_logic_vector(7 downto 0) := "10000010";
--signal em : std_logic_vector(7 downto 0) := "10010110";
--signal fm : std_logic_vector(7 downto 0) := "10111001";
--signal gm : std_logic_vector(7 downto 0) := "11100111";

signal ap : std_logic_vector(11 downto 0) := "010110101000";
signal bp : std_logic_vector(11 downto 0) := "011101100100";
signal cp : std_logic_vector(11 downto 0) := "001100010000";
signal dp : std_logic_vector(11 downto 0) := "011111011001";
signal ep : std_logic_vector(11 downto 0) := "011010100111";
signal fp : std_logic_vector(11 downto 0) := "010001110010";
signal gp : std_logic_vector(11 downto 0) := "000110010000";

signal am : std_logic_vector(11 downto 0) := "101001011000";
signal bm : std_logic_vector(11 downto 0) := "100010011100";
signal cm : std_logic_vector(11 downto 0) := "110011110000";
signal dm : std_logic_vector(11 downto 0) := "100000100111";
signal em : std_logic_vector(11 downto 0) := "100101011001";
signal fm : std_logic_vector(11 downto 0) := "101110001110";
signal gm : std_logic_vector(11 downto 0) := "111001110000";


BEGIN

coeff(0) <= ap;    --     A
coeff(1) <= ap;    --     A
coeff(2) <= ap;    --     A
coeff(3) <= ap;    --     A
coeff(4) <= ap;    --     A
coeff(5) <= ap;    --     A
coeff(6) <= ap;    --     A
coeff(7) <= ap;    --     A

coeff(8) <= dp;    --     D
coeff(9) <= ep;    --     E
coeff(10) <= fp;   --     F
coeff(11) <= gp;   --     G
coeff(12) <= gm;   --    -G
coeff(13) <= fm;   --    -F   
coeff(14) <= em;   --    -E
coeff(15) <= dm;   --    -D

coeff(16) <= bp;   --     B
coeff(17) <= cp;   --     C
coeff(18) <= cm;   --    -C
coeff(19) <= bm;   --    -B
coeff(20) <= bm;   --    -B
coeff(21) <= cm;   --    -C
coeff(22) <= cp;   --     C
coeff(23) <= bp;   --     B

coeff(24) <= ep;   --     E
coeff(25) <= gm;   --    -G
coeff(26) <= dm;   --    -D
coeff(27) <= fm;   --    -F
coeff(28) <= fp;   --     F
coeff(29) <= dp;   --     D
coeff(30) <= gp;   --     G
coeff(31) <= em;   --    -E

coeff(32) <= ap;   --     A
coeff(33) <= am;   --    -A
coeff(34) <= am;   --    -A
coeff(35) <= ap;   --     A
coeff(36) <= ap;   --     A
coeff(37) <= am;   --    -A
coeff(38) <= am;   --    -A
coeff(39) <= ap;   --     A

coeff(40) <= fp;   --     F
coeff(41) <= dm;   --    -D
coeff(42) <= gp;   --     G
coeff(43) <= ep;   --     E
coeff(44) <= em;   --    -E
coeff(45) <= gm;   --    -G
coeff(46) <= dp;   --     D
coeff(47) <= fm;   --    -F

coeff(48) <= cp;   --     C
coeff(49) <= bm;   --    -B
coeff(50) <= bp;   --     B
coeff(51) <= cm;   --    -C
coeff(52) <= cm;   --    -C
coeff(53) <= bp;   --     B
coeff(54) <= bm;   --    -B
coeff(55) <= cp;   --     C

coeff(56) <= gp;   --     G
coeff(57) <= fm;   --    -F
coeff(58) <= ep;   --     E
coeff(59) <= dm;   --    -D
coeff(60) <= dp;   --     D
coeff(61) <= em;   --    -E
coeff(62) <= fp;   --     F
coeff(63) <= gm;   --    -G

rt <= unsigned(rows);
ct <= unsigned(columns);
addr <= CONV_INTEGER(rt&ct);

with enable_rom select
coeff_out <= coeff(addr) when '1',
			     "000000000000" when others;

--nottemp <= not(coeff_out);
--cmp_c1 <= unsigned(nottemp) + "000000000001";
--cmp_c2 <= std_logic_vector(cmp_c1);
cmp_c2 <= not(coeff_out);

with compl select
output <= cmp_c2 when '1',
	  coeff_out when others;
	
END beh;
--
--
LIBRARY ieee ;
USE ieee.std_logic_1164.all;

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲成人一区二区| 精品一区二区三区在线观看| 国产视频在线观看一区二区三区| 国产精品午夜在线观看| 日韩三级视频在线看| 在线观看91精品国产麻豆| 欧美色视频在线| 日韩午夜电影av| 青青青伊人色综合久久| 一区二区三区四区在线播放| 亚洲精选免费视频| 蜜臀精品一区二区三区在线观看 | 欧美在线观看视频在线| 国产精品欧美一区喷水| 国产精品白丝jk黑袜喷水| 亚洲视频免费在线观看| 欧美一级黄色大片| 成人三级伦理片| 日韩欧美一区在线观看| 久久久久久一二三区| 一区二区三区中文字幕| 国产精品综合久久| 色综合咪咪久久| 日韩一区二区三区精品视频| 精品日产卡一卡二卡麻豆| 国产精品免费久久久久| 日韩影院在线观看| 欧美午夜电影在线播放| 欧美一区二区三区四区在线观看| 久久影院午夜片一区| 男人的j进女人的j一区| 91老师片黄在线观看| 亚洲gay无套男同| 成人午夜激情片| 色婷婷精品久久二区二区蜜臂av| 日韩欧美在线不卡| 亚洲精品久久久蜜桃| 国产精品99久久久久| 日韩女优电影在线观看| 亚洲成av人片| 欧美性生交片4| 亚洲精品成a人| 99re亚洲国产精品| 久久这里只有精品视频网| 亚洲成人自拍偷拍| 在线日韩国产精品| 亚洲国产日韩精品| 91久久精品国产91性色tv| 国产精品天美传媒| 国产乱人伦精品一区二区在线观看| 日本精品裸体写真集在线观看| 国产亚洲欧美日韩日本| 国产一区二区三区电影在线观看| 欧美美女黄视频| 日本不卡中文字幕| 欧美成人女星排名| 国产在线国偷精品产拍免费yy| 精品国产一区二区三区久久久蜜月| 老司机精品视频在线| 久久久www成人免费无遮挡大片| 国产又黄又大久久| 亚洲蜜桃精久久久久久久| 91麻豆123| 日韩vs国产vs欧美| 国产亚洲成av人在线观看导航| 国产91精品一区二区| 亚洲美女免费在线| 日韩一区二区三区免费观看| 国内外成人在线| 亚洲国产日韩精品| 国产亚洲精品久| 欧美疯狂做受xxxx富婆| 国产馆精品极品| 日日夜夜精品视频天天综合网| 国产亚洲欧美一级| 欧美日韩一区在线观看| 麻豆精品精品国产自在97香蕉| 欧美一区二区三区人| 免播放器亚洲一区| 国产精品久久午夜| 日韩精品自拍偷拍| www.欧美日韩国产在线| 一区二区三区日韩欧美精品| 日韩欧美专区在线| 欧洲国产伦久久久久久久| 成人小视频免费观看| 午夜欧美在线一二页| 国产精品国产三级国产普通话三级| 国产福利一区二区三区视频在线| 婷婷综合久久一区二区三区| 国产欧美精品一区二区色综合| 欧美三级在线视频| 91在线一区二区| 国产成+人+日韩+欧美+亚洲| 亚洲色图一区二区| 国产精品色婷婷久久58| 精品久久久久久久久久久久久久久久久 | 成人三级在线视频| 日韩高清不卡一区二区三区| 综合av第一页| 亚洲另类色综合网站| 国产精品久久久久三级| 欧美韩国日本不卡| 久久久精品国产免费观看同学| 欧美精品一区二区三区在线播放| 精品视频在线看| 欧美三级日本三级少妇99| 欧美伊人久久大香线蕉综合69 | 久久久美女艺术照精彩视频福利播放| 欧美日韩一卡二卡| 欧美精品视频www在线观看| 69av一区二区三区| 精品国产乱码久久久久久老虎| 日韩一级黄色大片| 欧美日韩夫妻久久| 中文字幕欧美日韩一区| 中文字幕一区日韩精品欧美| 免费精品视频在线| 国产不卡视频在线观看| 色94色欧美sute亚洲线路一久| 欧美片在线播放| 久久精品欧美一区二区三区麻豆| 国产精品美日韩| 另类小说图片综合网| 91丨九色丨国产丨porny| 91国偷自产一区二区三区观看| 欧美日韩精品一区二区三区四区| 欧美日韩中文国产| 久久―日本道色综合久久| 亚洲另类在线视频| 麻豆精品久久精品色综合| 在线视频一区二区三| 精品国产伦一区二区三区观看方式| 欧美精品一区二区三区视频 | 欧美欧美欧美欧美| 亚洲视频在线观看一区| 成人激情av网| 欧美大胆一级视频| 成人综合在线观看| 中文字幕在线不卡一区二区三区| 麻豆视频一区二区| 日韩色在线观看| 韩国欧美一区二区| 国产精品国产自产拍高清av王其 | 色综合天天综合网天天狠天天 | 欧美一级日韩不卡播放免费| 国产精品国产自产拍高清av王其| 不卡电影一区二区三区| 中文字幕在线观看一区| 色屁屁一区二区| 亚洲成人在线观看视频| 日韩美女视频在线| 成人精品免费网站| 亚洲国产美国国产综合一区二区| 欧美精选午夜久久久乱码6080| 肉色丝袜一区二区| 91福利精品视频| 亚洲国产成人在线| av一本久道久久综合久久鬼色| 成人性生交大片免费看中文| 欧美极品xxx| av一区二区三区四区| 日韩高清在线一区| 亚洲欧美乱综合| 国产精品国产三级国产aⅴ中文| 91精品国产综合久久久久久久| 免费不卡在线观看| 日本欧美在线看| 国产真实精品久久二三区| 久久99九九99精品| 成人国产精品免费| 欧美日韩欧美一区二区| 欧美一区二区视频在线观看2022| 日韩午夜电影av| 国产精品看片你懂得| 国产精品久久久久aaaa| 一区二区不卡在线播放 | 亚洲自拍偷拍图区| 日韩精品一区二| 99re热这里只有精品免费视频| 亚洲国产一区在线观看| 久久一夜天堂av一区二区三区| 91免费观看国产| 视频一区二区三区入口| www一区二区| 在线观看日韩高清av| 毛片av一区二区三区| 亚洲欧美激情在线| 亚洲三级在线看| 亚洲综合图片区| 亚洲人成网站影音先锋播放| 国产欧美精品一区二区色综合 | 午夜精品久久久久久久99水蜜桃 | 国产精品欧美一区喷水| 欧美一级片免费看| 2021久久国产精品不只是精品| 精品国产亚洲在线| 中文字幕一区二区视频| 欧美国产丝袜视频| 亚洲欧美日韩国产中文在线|