亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dctslow.vhd

?? Project 2D DCT core - specifications and codes
?? VHD
?? 第 1 頁 / 共 2 頁
字號:
-- Top entity is DCT8_slow
-- ENTITY DCT8_slow IS
--    PORT( 
--       clk       : IN     std_logic  ;
--       dctselect : IN     std_logic  ;
--       din       : IN     std_logic  ;
--       mode      : IN     std_logic_vector (1 downto 0) ;
--       reset     : IN     std_logic  ;
--       doutput   : OUT    std_logic_vector (15 DOWNTO 0) ;
--       next_in   : OUT    std_logic  ;
--       read      : OUT    std_logic 
--    );
-- 
-- Please refer to the FreeDCT-L documentation
-- Sherif Taher Eid, sherif_taher@ieee.org
-- 

LIBRARY ieee ;
USE ieee.std_logic_1164.all;
USE ieee.std_logic_arith.all;

ENTITY add12slow IS
   PORT( 
      a      : IN     std_logic_vector (11 downto 0) ;
      b      : IN     std_logic_vector (11 downto 0) ;
      output : OUT    std_logic_vector (12 downto 0)
   );

-- Declarations

END add12slow ;
--
--
ARCHITECTURE beh OF add12slow IS
signal output_temp : unsigned(12 downto 0);
BEGIN
output_temp <= unsigned(a(11)&a) + unsigned(b(11)&b);
output <= std_logic_vector(output_temp);

END beh;

--
--
LIBRARY ieee ;
USE ieee.std_logic_1164.all;
USE ieee.std_logic_arith.all;

ENTITY add16bits IS
   PORT( 
      a      : IN     std_logic_vector (15 downto 0) ;
      b      : IN     std_logic_vector (15 downto 0) ;
      output : OUT    std_logic_vector (15 downto 0)
   );

-- Declarations

END add16bits ;
--
--
ARCHITECTURE beh OF add16bits IS
signal output_temp : unsigned(15 downto 0);
BEGIN

output_temp <= unsigned(a) + unsigned(b);
output <= std_logic_vector(output_temp);

END beh;

--
--
LIBRARY ieee ;
USE ieee.std_logic_1164.all;

ENTITY and15 IS
   PORT( 
      enable : IN     std_logic  ;
      input  : IN     std_logic_vector (15 downto 0) ;
      output : OUT    std_logic_vector (15 downto 0)
   );

-- Declarations

END and15 ;
--
--
ARCHITECTURE struct OF and15 IS
BEGIN

with enable select
	output <= "0000000000001100" when '0',
				  input when others;

END struct;

--
--
LIBRARY ieee ;
USE ieee.std_logic_1164.all;
USE ieee.std_logic_arith.all;
LIBRARY std ;
USE std.textio.all;

ENTITY cyclereg IS
   PORT( 
      ck         : IN     std_logic  ;
      din        : IN     std_logic  ;
      first      : IN     std_logic  ;
      mode       : IN     std_logic_vector (1 downto 0) ;
      rst        : IN     std_logic  ;
      enable_rom : OUT    std_logic 
   );

-- Declarations

END cyclereg ;
--
--
ARCHITECTURE beh OF cyclereg IS

signal internal : std_logic_vector(95 downto 0);
signal din_tmp : std_logic;
signal op_mode : std_logic_vector(2 downto 0);

BEGIN

op_mode <= first&mode;

with op_mode select
	din_tmp <= din when "100",
					din when "101",
					din when "110",
					din when "111",
					internal(63) when "000",
					internal(71) when "001",
					internal(79) when "010",
					internal(95) when others;

enable_rom <= internal(0);

process(ck,rst)
begin
	if rising_edge(ck) then
		if rst = '1' then
			internal <= (others => '0');
		elsif mode = "00" then -- 8 bits resolution mode
			internal(63 downto 1) <= internal(62 downto 0);
			internal(0) <= din_tmp;
		elsif mode = "01" then -- 9 bits resolution mode
			internal(71 downto 1) <= internal(70 downto 0);
			internal(0) <= din_tmp;
		elsif mode = "10" then -- 10 bits resolution mode
			internal(79 downto 1) <= internal(78 downto 0);
			internal(0) <= din_tmp;
		else							  -- 12 bits resolution mode
			internal(95 downto 1) <= internal(94 downto 0);
			internal(0) <= din_tmp;
		end if;
	end if;
end process;


END beh;

--
--
LIBRARY ieee ;
USE ieee.std_logic_1164.all;

ENTITY div2_9_en IS
   PORT( 
      ain    : IN     std_logic_vector (12 downto 0) ;
      enable : IN     std_logic  ;
      aout   : OUT    std_logic_vector (11 downto 0)
   );

-- Declarations

END div2_9_en ;
--
--
ARCHITECTURE struct OF div2_9_en IS

BEGIN

with enable select
	aout <= ain(12 downto 1) when '1',
				"000000000000" when others;
END struct;

--
--
LIBRARY ieee ;
USE ieee.std_logic_1164.all;

ENTITY reg12bits IS
   PORT( 
      ain    : IN     std_logic_vector (11 downto 0) ;
      clk    : IN     std_logic  ;
      enable : IN     std_logic  ;
      aout   : OUT    std_logic_vector (11 downto 0)
   );

-- Declarations

END reg12bits ;
--
--
ARCHITECTURE beh OF reg12bits IS
BEGIN

process(clk,enable)
begin
	if enable = '0' then
		aout <= "000000000000";
	else
		if rising_edge(clk) then
			aout <= ain;
		end if;
	end if;
end process;


END beh;

--
--
LIBRARY ieee ;
USE ieee.std_logic_1164.all;

ENTITY reg13bits IS
   PORT( 
      ain    : IN     std_logic_vector (12 downto 0) ;
      clk    : IN     std_logic  ;
      enable : IN     std_logic  ;
      aout   : OUT    std_logic_vector (12 downto 0)
   );

-- Declarations

END reg13bits ;
--
--
ARCHITECTURE beh OF reg13bits IS
BEGIN

process(clk,enable)
begin
	if enable = '0' then
		aout <= "0000000000000";
	else
		if rising_edge(clk) then
			aout <= ain;
		end if;
	end if;
end process;

END beh;

--
--
LIBRARY ieee ;
USE ieee.std_logic_1164.all;

ENTITY reg16bits IS
   PORT( 
      ain    : IN     std_logic_vector (15 downto 0) ;
      clk    : IN     std_logic  ;
      enable : IN     std_logic  ;
      aout   : OUT    std_logic_vector (15 downto 0)
   );

-- Declarations

END reg16bits ;
--
--
ARCHITECTURE beh OF reg16bits IS
BEGIN

process(clk,enable)
begin
	if enable = '0' then
		aout <= "0000000000000000";
	else
		if rising_edge(clk) then
			aout <= ain;
		end if;
	end if;
end process;

END beh;

--
--
LIBRARY ieee ;
USE ieee.std_logic_1164.all;
USE ieee.std_logic_arith.all;

ENTITY ROM64 IS
   PORT( 
      columns    : IN     std_logic_vector (2 downto 0) ;
      compl      : IN     std_logic  ;
      enable_rom : IN     std_logic  ;
      rows       : IN     std_logic_vector (2 downto 0) ;
      output     : OUT    std_logic_vector (11 DOWNTO 0)
   );

-- Declarations

END ROM64 ;
--
--
ARCHITECTURE beh OF ROM64 IS


-- ROM used for Forward Discrete Cosine Transform
type ROM_array is array (63 downto 0) of std_logic_vector(11 downto 0);

signal coeff_out : std_logic_vector(11 downto 0);
signal rt,ct : unsigned(2 downto 0);
--signal cmp_c1 : unsigned(11 downto 0);
signal cmp_c2 : std_logic_vector(11 downto 0);
--signal nottemp : std_logic_vector(7 downto 0);

signal coeff: ROM_array;
signal addr : integer range 0 to 63;
--signal ap : std_logic_vector(7 downto 0) := "01011011";
--signal bp : std_logic_vector(7 downto 0) := "01110110";
--signal cp : std_logic_vector(7 downto 0) := "00110001";
--signal dp : std_logic_vector(7 downto 0) := "01111110";
--signal ep : std_logic_vector(7 downto 0) := "01101010";
--signal fp : std_logic_vector(7 downto 0) := "01000111";
--signal gp : std_logic_vector(7 downto 0) := "00011001";

--signal am : std_logic_vector(7 downto 0) := "10100101";
--signal bm : std_logic_vector(7 downto 0) := "10001010";
--signal cm : std_logic_vector(7 downto 0) := "11001111";
--signal dm : std_logic_vector(7 downto 0) := "10000010";
--signal em : std_logic_vector(7 downto 0) := "10010110";
--signal fm : std_logic_vector(7 downto 0) := "10111001";
--signal gm : std_logic_vector(7 downto 0) := "11100111";

signal ap : std_logic_vector(11 downto 0) := "010110101000";
signal bp : std_logic_vector(11 downto 0) := "011101100100";
signal cp : std_logic_vector(11 downto 0) := "001100010000";
signal dp : std_logic_vector(11 downto 0) := "011111011001";
signal ep : std_logic_vector(11 downto 0) := "011010100111";
signal fp : std_logic_vector(11 downto 0) := "010001110010";
signal gp : std_logic_vector(11 downto 0) := "000110010000";

signal am : std_logic_vector(11 downto 0) := "101001011000";
signal bm : std_logic_vector(11 downto 0) := "100010011100";
signal cm : std_logic_vector(11 downto 0) := "110011110000";
signal dm : std_logic_vector(11 downto 0) := "100000100111";
signal em : std_logic_vector(11 downto 0) := "100101011001";
signal fm : std_logic_vector(11 downto 0) := "101110001110";
signal gm : std_logic_vector(11 downto 0) := "111001110000";


BEGIN

coeff(0) <= ap;    --     A
coeff(1) <= ap;    --     A
coeff(2) <= ap;    --     A
coeff(3) <= ap;    --     A
coeff(4) <= ap;    --     A
coeff(5) <= ap;    --     A
coeff(6) <= ap;    --     A
coeff(7) <= ap;    --     A

coeff(8) <= dp;    --     D
coeff(9) <= ep;    --     E
coeff(10) <= fp;   --     F
coeff(11) <= gp;   --     G
coeff(12) <= gm;   --    -G
coeff(13) <= fm;   --    -F   
coeff(14) <= em;   --    -E
coeff(15) <= dm;   --    -D

coeff(16) <= bp;   --     B
coeff(17) <= cp;   --     C
coeff(18) <= cm;   --    -C
coeff(19) <= bm;   --    -B
coeff(20) <= bm;   --    -B
coeff(21) <= cm;   --    -C
coeff(22) <= cp;   --     C
coeff(23) <= bp;   --     B

coeff(24) <= ep;   --     E
coeff(25) <= gm;   --    -G
coeff(26) <= dm;   --    -D
coeff(27) <= fm;   --    -F
coeff(28) <= fp;   --     F
coeff(29) <= dp;   --     D
coeff(30) <= gp;   --     G
coeff(31) <= em;   --    -E

coeff(32) <= ap;   --     A
coeff(33) <= am;   --    -A
coeff(34) <= am;   --    -A
coeff(35) <= ap;   --     A
coeff(36) <= ap;   --     A
coeff(37) <= am;   --    -A
coeff(38) <= am;   --    -A
coeff(39) <= ap;   --     A

coeff(40) <= fp;   --     F
coeff(41) <= dm;   --    -D
coeff(42) <= gp;   --     G
coeff(43) <= ep;   --     E
coeff(44) <= em;   --    -E
coeff(45) <= gm;   --    -G
coeff(46) <= dp;   --     D
coeff(47) <= fm;   --    -F

coeff(48) <= cp;   --     C
coeff(49) <= bm;   --    -B
coeff(50) <= bp;   --     B
coeff(51) <= cm;   --    -C
coeff(52) <= cm;   --    -C
coeff(53) <= bp;   --     B
coeff(54) <= bm;   --    -B
coeff(55) <= cp;   --     C

coeff(56) <= gp;   --     G
coeff(57) <= fm;   --    -F
coeff(58) <= ep;   --     E
coeff(59) <= dm;   --    -D
coeff(60) <= dp;   --     D
coeff(61) <= em;   --    -E
coeff(62) <= fp;   --     F
coeff(63) <= gm;   --    -G

rt <= unsigned(rows);
ct <= unsigned(columns);
addr <= CONV_INTEGER(rt&ct);

with enable_rom select
coeff_out <= coeff(addr) when '1',
			     "000000000000" when others;

--nottemp <= not(coeff_out);
--cmp_c1 <= unsigned(nottemp) + "000000000001";
--cmp_c2 <= std_logic_vector(cmp_c1);
cmp_c2 <= not(coeff_out);

with compl select
output <= cmp_c2 when '1',
	  coeff_out when others;
	
END beh;
--
--
LIBRARY ieee ;
USE ieee.std_logic_1164.all;

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
久久久久青草大香线综合精品| 亚洲青青青在线视频| 亚洲精品欧美激情| 日本特黄久久久高潮| 色欧美片视频在线观看在线视频| 国产精品久久久久久亚洲伦| 国产精一区二区三区| 久久久综合精品| 国产精品888| 久久久天堂av| 亚洲图片自拍偷拍| 欧美精品一二三四| 蜜臀av一区二区在线免费观看| 欧美日韩国产精品成人| 精品福利视频一区二区三区| 亚洲少妇30p| 26uuu精品一区二区三区四区在线 26uuu精品一区二区在线观看 | 国产美女久久久久| 国产成人精品aa毛片| 在线观看免费一区| 精品粉嫩aⅴ一区二区三区四区| 亚洲亚洲人成综合网络| 丝瓜av网站精品一区二区 | 国产盗摄精品一区二区三区在线 | 午夜国产不卡在线观看视频| 一区二区三区在线视频观看| 99视频精品免费视频| 91丨porny丨国产| 一区二区三区免费| 91片黄在线观看| 奇米精品一区二区三区四区 | 韩国女主播成人在线| 日韩一区二区在线看| 中文字幕av一区二区三区免费看| 中文字幕人成不卡一区| 久久99精品久久久久久动态图| 欧美另类变人与禽xxxxx| 亚洲欧美日韩系列| 国产福利一区二区三区视频在线| 色久综合一二码| 精品久久99ma| 日韩中文欧美在线| 91精品国产黑色紧身裤美女| 一区二区三区四区在线播放| 亚洲已满18点击进入久久| 成人黄色国产精品网站大全在线免费观看| 视频在线在亚洲| 麻豆视频观看网址久久| 99精品视频在线播放观看| 欧美日韩不卡一区二区| 欧美α欧美αv大片| 蜜桃av一区二区三区| 日韩欧美一区二区视频| 91精彩视频在线| 亚洲成人av中文| 国产精品国产馆在线真实露脸 | 日韩欧美色电影| 成人午夜av影视| 亚洲午夜一二三区视频| 666欧美在线视频| 国产不卡视频在线播放| 国产欧美日韩在线| 毛片av一区二区三区| 久久久久久久久久久久电影| 91美女在线视频| 午夜精品成人在线| 国产精品人妖ts系列视频| 黄色日韩网站视频| 久久亚洲精精品中文字幕早川悠里| 99精品欧美一区二区三区小说 | 欧美色图第一页| 一区二区三区电影在线播| 91亚洲精华国产精华精华液| 丝袜国产日韩另类美女| 黄色日韩三级电影| 国产精品自拍在线| 成人国产精品免费观看动漫| 国产精品女主播av| 国产日韩欧美精品综合| 久久久久久久久一| 亚洲成人免费视| 国产激情视频一区二区在线观看| k8久久久一区二区三区| 5858s免费视频成人| 伊人色综合久久天天| 国产一区二三区好的| 欧美日韩激情在线| 亚洲视频一二三| 94-欧美-setu| 久久欧美中文字幕| 精品国产伦一区二区三区观看体验| 欧洲精品视频在线观看| 99久久国产免费看| 在线亚洲高清视频| 精品视频1区2区| 51午夜精品国产| 精品福利一区二区三区免费视频| 91精品久久久久久久99蜜桃 | 亚洲精品高清视频在线观看| 欧美一区二区在线看| 日韩一级片在线观看| 在线一区二区三区做爰视频网站| 在线免费观看日韩欧美| 波多野结衣欧美| 在线看一区二区| 亚洲福利视频一区| 另类小说欧美激情| 国产麻豆视频精品| 国产精品影视网| 99视频在线精品| 在线观看91视频| 91精品欧美一区二区三区综合在| 日韩三级av在线播放| 欧美国产亚洲另类动漫| 亚洲欧美乱综合| 久久狠狠亚洲综合| 成人自拍视频在线观看| 欧美日韩综合在线| 欧美va在线播放| 专区另类欧美日韩| 日韩国产欧美一区二区三区| 国产成人av一区二区三区在线观看| 99久久免费视频.com| 91精品国产综合久久福利软件| 欧美区一区二区三区| 欧美xingq一区二区| 亚洲色图色小说| 亚洲成人黄色小说| 国产传媒欧美日韩成人| 在线观看日产精品| 日韩视频免费观看高清在线视频| 国产日韩精品久久久| 亚洲gay无套男同| 爽好久久久欧美精品| 激情综合色丁香一区二区| 波多野洁衣一区| 欧美精品一区二区三区蜜桃| 亚洲欧美日韩国产综合在线| 国产精品自在在线| 欧美人动与zoxxxx乱| 亚洲欧美乱综合| 国产在线国偷精品免费看| 3751色影院一区二区三区| 中文字幕成人网| 国产一区二区三区不卡在线观看 | 成人avav影音| 久久婷婷久久一区二区三区| 亚洲精选一二三| 成人国产精品视频| 久久综合九色综合97婷婷| 午夜免费久久看| 99久久综合狠狠综合久久| 久久久综合精品| 亚洲另类在线视频| 色综合中文综合网| 成人免费电影视频| 久久伊人中文字幕| 久久精品国产一区二区三区免费看| 91网页版在线| 亚洲丝袜另类动漫二区| 久久99在线观看| 日韩欧美国产三级电影视频| 一区二区三区高清不卡| 色噜噜夜夜夜综合网| 国产精品婷婷午夜在线观看| 国产精品性做久久久久久| 日韩一卡二卡三卡国产欧美| 美女久久久精品| 日韩视频免费直播| 免费成人在线观看| 精品国产在天天线2019| 日本欧美韩国一区三区| 欧美一级片免费看| 午夜成人免费视频| 欧美一二三四在线| 石原莉奈在线亚洲二区| 日韩天堂在线观看| 图片区小说区区亚洲影院| 色8久久人人97超碰香蕉987| 五月婷婷欧美视频| 在线电影一区二区三区| 久久精品国产一区二区| 欧美一区二区啪啪| 国产激情精品久久久第一区二区 | 亚洲一区二区高清| 在线看国产日韩| 免费人成网站在线观看欧美高清| 色综合一个色综合亚洲| 亚洲国产日韩一区二区| 91精品国产综合久久小美女| 国产精品大尺度| 亚洲欧美日本在线| 成人黄色电影在线 | 国产三级欧美三级日产三级99| 欧美日本一区二区| 91精品国产91热久久久做人人| 色婷婷久久99综合精品jk白丝| 日韩色视频在线观看| 日韩欧美中文字幕制服| 日韩一区二区三区高清免费看看|