亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? lpc32x0.s

?? nxp 3250 的nandflash的bootloader
?? S
?? 第 1 頁 / 共 5 頁
字號(hào):
EMCAHBTimeOut4_Val  EQU 0x00000190

;//     </e> End of Dynamic Setup for CS0 Area

;//     <e> Configure External Bus Behaviour for Dynamic CS1 Area
EMC_DYNCS1_SETUP    EQU 0

;//       <h> Dynamic Memory Configuration Register (EMCDynamicConfig1)
;//         <i> Defines the configuration information for the dynamic memory CS1
;//         <o0.20> P: Write protect enable
;//         <o0.7..14> AM: Address Mapping
;//           <0=> 16 bit
;//           <1=> 32 bit
;//         <o0.14> AM 14: External bus data width
;//           <0=> 16 bit
;//           <1=> 32 bit
;//         <o0.12..13> AM 13..12: External bus memory type
;//           <0=> High-performance
;//           <1=> Low-power SDRAM
;//         <o0.7..11> AM 11..7: External bus address mapping (Row, Bank, Column)
;//           <0x00=> 16 Mb = 2MB (2Mx8), 2 banks, row length = 11, column length = 9
;//           <0x01=> 16 Mb = 2MB (1Mx16), 2 banks, row length = 11, column length = 8
;//           <0x04=> 64 Mb = 8MB (8Mx8), 4 banks, row length = 12, column length = 9
;//           <0x05=> 64 Mb = 8MB (4Mx16), 4 banks, row length = 12, column length = 8
;//           <0x08=> 128 Mb = 16MB (16Mx8), 4 banks, row length = 12, column length = 10
;//           <0x09=> 128 Mb = 16MB (8Mx16), 4 banks, row length = 12, column length = 9
;//           <0x0C=> 256 Mb = 32MB (32Mx8), 4 banks, row length = 13, column length = 10
;//           <0x0D=> 256 Mb = 32MB (16Mx16), 4 banks, row length = 13, column length = 9
;//           <0x10=> 512 Mb = 64MB (64Mx8), 4 banks, row length = 13, column length = 11
;//           <0x11=> 512 Mb = 64MB (32Mx16), 4 banks, row length = 13, column length = 10
;//         <o0.3..4> MD: Memory device
;//           <0=> SDR SDRAM
;//           <2=> Low-power SDR SDRAM
;//           <4=> DDR SDRAM
;//           <6=> Low-power DDR SDRAM
;//       </h>
EMCDynConfig1_Val   EQU 0x00000000

;//       <h> Dynamic Memory RAS & CAS Delay register (EMCDynamicRASCAS1)
;//         <i> Controls the RAS and CAS latencies for the dynamic memory CS1
;//         <o0.7..10 > CAS: CAS latency
;//           <1=> 0.5 clock cycle
;//           <2=> 1 clock cycles
;//           <3=> 1.5 clock cycle
;//           <4=> 2 clock cycles
;//           <5=> 2.5 clock cycle
;//           <6=> 3 clock cycles
;//           <7=> 3.5 clock cycle
;//           <8=> 4 clock cycles
;//           <9=> 4.5 clock cycle
;//           <10=> 5 clock cycles
;//           <11=> 5.5 clock cycle
;//           <12=> 6 clock cycles
;//           <13=> 6.5 clock cycle
;//           <14=> 7 clock cycles
;//           <15=> 7.5 clock cycle
;//         <o0.0..3> RAS: RAS latency (active to read/write delay, in clock cycles) <1-15>
;//       </h>
EMCDynRasCas1_Val   EQU 0x00000303

;//     </e> End of Dynamic Setup for CS1 Area

;//   </e> End of Dynamic Setup

;//       Static Memory Interface Setup ----------------------------------------
;//   <e> Static Memory Interface Setup
EMC_STATIC_SETUP    EQU 0

;//         Configure External Bus Behaviour for Static CS0 Area ---------------
;//     <e> Configure External Bus Behaviour for Static CS0 Area
EMC_STACS0_SETUP    EQU 1

;//       <h> Static Memory Configuration Register (EMCStaticConfig0)
;//         <i> Defines the configuration information for the static memory CS0
;//         <o0.20> WP: Write protect enable
;//         <o0.8> EW: Extended wait enable
;//         <o0.7> PB: Byte lane state
;//           <0=> For reads BLSn are HIGH, for writes BLSn are LOW
;//           <1=> For reads BLSn are LOW, for writes BLSn are LOW
;//         <o0.6> PC: Chip select polarity
;//           <0=> Active LOW chip select
;//           <1=> Active HIGH chip select
;//         <o0.3> PM: Page mode enable
;//         <o0.0..1> MW: Memory width
;//           <0=> 8 bit
;//           <1=> 16 bit
;//           <2=> 32 bit
;//       </h>
EMCStaConfig0_Val   EQU 0x00000081

;//       <h> Static Memory Write Enable Delay Register (EMCStaticWaitWen0)
;//         <i> Selects the delay from CS0 to write enable
;//         <o.0..3> WAITWEN: Wait write enable <1-16> <#-1>
;//           <i> The delay is in HCLK cycles
;//       </h>
EMCStaWaitWen0_Val  EQU 0x00000000

;//       <h> Static Memory Output Enable Delay Register (EMCStaticWaitOen0)
;//         <i> Selects the delay from CS0 or address change, whichever is later, to output enable
;//         <o.0..3> WAITOEN: Wait output enable <0-15>
;//           <i> The delay is in HCLK cycles
;//       </h>
EMCStaWaitOen0_Val  EQU 0x00000000
                                      
;//       <h> Static Memory Read Delay Register (EMCStaticWaitRd0)
;//         <i> Selects the delay from CS0 to a read access
;//         <o.0..4> WAITRD: Non-page mode read wait states or asynchronous page mode read first access wait states <1-32> <#-1>
;//           <i> The delay is in HCLK cycles
;//       </h>
EMCStaWaitRd0_Val   EQU 0x00000007

;//       <h> Static Memory Page Mode Read Delay Register (EMCStaticWaitPage0)
;//         <i> Selects the delay for asynchronous page mode sequential accesses for CS0
;//         <o.0..4> WAITPAGE: Asynchronous page mode read after the first read wait states <1-32> <#-1>
;//           <i> The delay is in HCLK cycles
;//       </h>
EMCStaWaitPage0_Val EQU 0x00000000

;//       <h> Static Memory Write Delay Register (EMCStaticWaitWr0)
;//         <i> Selects the delay from CS0 to a write access
;//         <o.0..4> WAITWR: Write wait states <2-33> <#-2>
;//           <i> The delay is in HCLK cycles
;//       </h>
EMCStaWaitWr0_Val   EQU 0x00000000

;//       <h> Static Memory Turn Round Delay Register (EMCStaticWaitTurn0)
;//         <i> Selects the number of bus turnaround cycles for CS0
;//         <o.0..4> WAITTURN: Bus turnaround cycles <1-16> <#-1>
;//           <i> The delay is in HCLK cycles
;//       </h>
EMCStaWaitTurn0_Val EQU 0x00000000

;//     </e> End of Static Setup for Static CS0 Area

;//         Configure External Bus Behaviour for Static CS1 Area ---------------
;//     <e> Configure External Bus Behaviour for Static CS1 Area
EMC_STACS1_SETUP    EQU 0

;//       <h> Static Memory Configuration Register (EMCStaticConfig1)
;//         <i> Defines the configuration information for the static memory CS1
;//         <o0.20> WP: Write protect enable
;//         <o0.8> EW: Extended wait enable
;//         <o0.7> PB: Byte lane state
;//           <0=> For reads BLSn are HIGH, for writes BLSn are LOW
;//           <1=> For reads BLSn are LOW, for writes BLSn are LOW
;//         <o0.6> PC: Chip select polarity
;//           <0=> Active LOW chip select
;//           <1=> Active HIGH chip select
;//         <o0.3> PM: Page mode enable
;//         <o0.0..1> MW: Memory width
;//           <0=> 8 bit
;//           <1=> 16 bit
;//           <2=> 32 bit
;//       </h>
EMCStaConfig1_Val   EQU 0x00000002

;//       <h> Static Memory Write Enable Delay Register (EMCStaticWaitWen1)
;//         <i> Selects the delay from CS1 to write enable
;//         <o.0..3> WAITWEN: Wait write enable <1-16> <#-1>
;//           <i> The delay is in HCLK cycles
;//       </h>
EMCStaWaitWen1_Val  EQU 0x00000000

;//       <h> Static Memory Output Enable Delay Register (EMCStaticWaitOen1)
;//         <i> Selects the delay from CS1 or address change, whichever is later, to output enable
;//         <o.0..3> WAITOEN: Wait output enable <0-15>
;//           <i> The delay is in HCLK cycles
;//       </h>
EMCStaWaitOen1_Val  EQU 0x00000000
                                      
;//       <h> Static Memory Read Delay Register (EMCStaticWaitRd1)
;//         <i> Selects the delay from CS1 to a read access
;//         <o.0..4> WAITRD: Non-page mode read wait states or asynchronous page mode read first access wait states <1-32> <#-1>
;//           <i> The delay is in HCLK cycles
;//       </h>
EMCStaWaitRd1_Val   EQU 0x0000001F

;//       <h> Static Memory Page Mode Read Delay Register (EMCStaticWaitPage1)
;//         <i> Selects the delay for asynchronous page mode sequential accesses for CS1
;//         <o.0..4> WAITPAGE: Asynchronous page mode read after the first read wait states <1-32> <#-1>
;//           <i> The delay is in HCLK cycles
;//       </h>
EMCStaWaitPage1_Val EQU 0x0000001F

;//       <h> Static Memory Write Delay Register (EMCStaticWaitWr1)
;//         <i> Selects the delay from CS1 to a write access
;//         <o.0..4> WAITWR: Write wait states <2-33> <#-2>
;//           <i> The delay is in HCLK cycles
;//       </h>
EMCStaWaitWr1_Val   EQU 0x0000001F

;//       <h> Static Memory Turn Round Delay Register (EMCStaticWaitTurn1)
;//         <i> Selects the number of bus turnaround cycles for CS1
;//         <o.0..4> WAITTURN: Bus turnaround cycles <1-16> <#-1>
;//           <i> The delay is in HCLK cycles
;//       </h>
EMCStaWaitTurn1_Val EQU 0x0000000F

;//     </e> End of Static Setup for Static CS1 Area

;//         Configure External Bus Behaviour for Static CS2 Area ---------------
;//     <e> Configure External Bus Behaviour for Static CS2 Area
EMC_STACS2_SETUP    EQU 0

;//       <h> Static Memory Configuration Register (EMCStaticConfig2)
;//         <i> Defines the configuration information for the static memory CS2
;//         <o0.20> WP: Write protect enable
;//         <o0.8> EW: Extended wait enable
;//         <o0.7> PB: Byte lane state
;//           <0=> For reads BLSn are HIGH, for writes BLSn are LOW
;//           <1=> For reads BLSn are LOW, for writes BLSn are LOW
;//         <o0.6> PC: Chip select polarity
;//           <0=> Active LOW chip select
;//           <1=> Active HIGH chip select
;//         <o0.3> PM: Page mode enable
;//         <o0.0..1> MW: Memory width
;//           <0=> 8 bit
;//           <1=> 16 bit
;//           <2=> 32 bit
;//       </h>
EMCStaConfig2_Val   EQU 0x00000002

;//       <h> Static Memory Write Enable Delay Register (EMCStaticWaitWen2)
;//         <i> Selects the delay from CS2 to write enable
;//         <o.0..3> WAITWEN: Wait write enable <1-16> <#-1>
;//           <i> The delay is in HCLK cycles
;//       </h>
EMCStaWaitWen2_Val  EQU 0x00000000

;//       <h> Static Memory Output Enable Delay Register (EMCStaticWaitOen2)
;//         <i> Selects the delay from CS2 or address change, whichever is later, to output enable
;//         <o.0..3> WAITOEN: Wait output enable <0-15>
;//           <i> The delay is in HCLK cycles
;//       </h>
EMCStaWaitOen2_Val  EQU 0x00000000
                                      
;//       <h> Static Memory Read Delay Register (EMCStaticWaitRd2)
;//         <i> Selects the delay from CS2 to a read access
;//         <o.0..4> WAITRD: Non-page mode read wait states or asynchronous page mode read first access wait states <1-32> <#-1>
;//           <i> The delay is in HCLK cycles
;//       </h>
EMCStaWaitRd2_Val   EQU 0x0000001F

;//       <h> Static Memory Page Mode Read Delay Register (EMCStaticWaitPage2)
;//         <i> Selects the delay for asynchronous page mode sequential accesses for CS2
;//         <o.0..4> WAITPAGE: Asynchronous page mode read after the first read wait states <1-32> <#-1>
;//           <i> The delay is in HCLK cycles
;//       </h>
EMCStaWaitPage2_Val EQU 0x0000001F

;//       <h> Static Memory Write Delay Register (EMCStaticWaitWr2)
;//         <i> Selects the delay from CS2 to a write access
;//         <o.0..4> WAITWR: Write wait states <2-33> <#-2>
;//           <i> The delay is in HCLK cycles
;//       </h>
EMCStaWaitWr2_Val   EQU 0x0000001F

;//       <h> Static Memory Turn Round Delay Register (EMCStaticWaitTurn2)
;//         <i> Selects the number of bus turnaround cycles for CS2
;//         <o.0..4> WAITTURN: Bus turnaround cycles <1-16> <#-1>
;//           <i> The delay is in HCLK cycles
;//       </h>
EMCStaWaitTurn2_Val EQU 0x0000000F

;//     </e> End of Static Setup for Static CS2 Area

;//         Configure External Bus Behaviour for Static CS3 Area ---------------
;//     <e> Configure External Bus Behaviour for Static CS3 Area
EMC_STACS3_SETUP    EQU 0

;//       <h> Static Memory Configuration Register (EMCStaticConfig3)
;//         <i> Defines the configuration information for the static memory CS3
;//         <o0.20> WP: Write protect enable
;//         <o0.8> EW: Extended wait enable
;//         <o0.7> PB: Byte lane state
;//           <0=> For reads BLSn are HIGH, for writes BLSn are LOW
;//           <1=> For reads BLSn are LOW, for writes BLSn are LOW
;//         <o0.6> PC: Chip select polarity

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
91精选在线观看| 久久九九久精品国产免费直播| 久久99精品一区二区三区三区| 国产亚洲精品aa午夜观看| 欧美三级中文字| 不卡一区在线观看| 九色综合国产一区二区三区| 亚洲综合精品久久| 国产精品嫩草影院av蜜臀| 日韩丝袜美女视频| 欧美猛男男办公室激情| 99久久精品免费看国产| 韩国av一区二区三区在线观看| 午夜不卡av免费| 亚洲日本va在线观看| 国产欧美日韩亚州综合 | 亚洲欧美激情视频在线观看一区二区三区| 欧美一区二区三区免费观看视频| 91久久线看在观草草青青| 国产精品一级在线| 精品制服美女丁香| 日本亚洲最大的色成网站www| 一区二区三区波多野结衣在线观看| 国产性色一区二区| 欧美va亚洲va香蕉在线| 欧美一区二区在线播放| 欧美三区在线视频| 欧美日韩在线观看一区二区 | 国产精品中文欧美| 老司机免费视频一区二区| 三级欧美韩日大片在线看| 亚洲国产日韩一级| 亚洲国产精品自拍| 亚洲二区在线视频| 亚洲国产精品一区二区www在线| 亚洲色图欧美在线| 亚洲色图.com| 亚洲精品自拍动漫在线| 亚洲免费视频成人| 亚洲精品一二三四区| 亚洲激情在线播放| 亚洲国产美女搞黄色| 一区二区三区在线免费观看 | 国产在线精品一区在线观看麻豆| 丝袜美腿亚洲一区二区图片| 亚洲超碰97人人做人人爱| 视频一区欧美精品| 青青国产91久久久久久| 久久国产精品色| 国产夫妻精品视频| 97久久超碰国产精品| 欧美亚洲动漫精品| 欧美精品久久久久久久多人混战| 日韩欧美高清在线| 久久久www成人免费无遮挡大片| 国产清纯在线一区二区www| 国产精品久久久久精k8| 亚洲色图清纯唯美| 性久久久久久久久久久久| 麻豆精品在线看| 国产不卡免费视频| 色婷婷一区二区三区四区| 欧美日韩五月天| 久久综合视频网| 国产精品欧美综合在线| 亚洲线精品一区二区三区八戒| 日本欧美大码aⅴ在线播放| 狠狠久久亚洲欧美| 色综合咪咪久久| 日韩一级欧美一级| 国产精品久久夜| 偷窥少妇高潮呻吟av久久免费| 久久精品久久精品| av在线不卡观看免费观看| 欧美日韩免费一区二区三区| 欧美成人官网二区| 自拍偷拍欧美激情| 奇米色一区二区| aaa欧美日韩| 欧美成人精品二区三区99精品| 国产精品久久一级| 久久精品国产一区二区三区免费看| 成人深夜福利app| 欧美人与禽zozo性伦| 国产亚洲精品超碰| 日韩中文欧美在线| 不卡视频在线看| 日韩视频在线你懂得| 国产精品久久久久影院| 免费人成网站在线观看欧美高清| 风间由美一区二区三区在线观看| 欧美色网站导航| 国产无人区一区二区三区| 性做久久久久久免费观看| 成人av网在线| 日韩免费看网站| 亚洲一区二区三区中文字幕| 国产福利视频一区二区三区| 欧美日本乱大交xxxxx| 国产精品国产三级国产a | 91免费国产在线观看| 亚洲精品在线免费观看视频| 亚洲国产成人高清精品| 99久久伊人久久99| 久久先锋影音av鲁色资源网| 亚洲成人av在线电影| 99在线精品观看| 国产三级精品三级在线专区| 欧美aⅴ一区二区三区视频| 91久久久免费一区二区| 欧美激情一区二区三区在线| 久久99深爱久久99精品| 欧美精品亚洲二区| 亚洲综合清纯丝袜自拍| 91视频精品在这里| 国产精品欧美一区喷水| 高清shemale亚洲人妖| 日韩欧美亚洲国产精品字幕久久久 | 国内精品第一页| 欧美一区二区三区电影| 丝瓜av网站精品一区二区| 91久久一区二区| 亚洲激情图片一区| 日本乱人伦aⅴ精品| 日韩毛片一二三区| av日韩在线网站| 1区2区3区国产精品| 懂色av一区二区三区免费观看 | 精品动漫一区二区三区在线观看| 日韩福利电影在线观看| 欧美福利电影网| 日本成人在线不卡视频| 91精品国产免费久久综合| 丝袜美腿一区二区三区| 欧美酷刑日本凌虐凌虐| 日韩av中文字幕一区二区| 欧美乱妇一区二区三区不卡视频| 亚洲国产精品久久艾草纯爱| 精品视频999| 亚洲成a人片在线不卡一二三区 | 欧美日韩电影一区| 丝袜诱惑制服诱惑色一区在线观看| 精品视频一区三区九区| 午夜精品一区在线观看| 91精品一区二区三区在线观看| 蜜臀av一区二区| 精品欧美一区二区三区精品久久| 久久av中文字幕片| 久久久国产精品午夜一区ai换脸| 成人激情黄色小说| 一级日本不卡的影视| 欧美另类高清zo欧美| 久久精品国产成人一区二区三区| 久久久九九九九| 色综合久久久网| 水野朝阳av一区二区三区| 欧美成人激情免费网| 成人网页在线观看| 亚洲午夜久久久久中文字幕久| 欧美日韩国产小视频在线观看| 久久国产精品无码网站| 中文幕一区二区三区久久蜜桃| 色视频欧美一区二区三区| 天天操天天干天天综合网| 2017欧美狠狠色| 一本色道综合亚洲| 日韩精品高清不卡| 国产色91在线| 在线观看精品一区| 久久se精品一区精品二区| 一区精品在线播放| 91麻豆精品国产无毒不卡在线观看 | 免费成人小视频| 国产女主播视频一区二区| 91黄色免费观看| 精品中文av资源站在线观看| 自拍偷自拍亚洲精品播放| 日韩三级视频中文字幕| 成人av影院在线| 免费高清不卡av| 亚洲精品免费在线观看| 欧美精品一区视频| 欧美性videosxxxxx| 黄色日韩网站视频| 亚洲影院免费观看| 久久精品视频在线免费观看| 欧美性色黄大片手机版| 高清不卡一区二区| 日韩—二三区免费观看av| 亚洲视频一区在线观看| 精品粉嫩超白一线天av| 欧美日韩不卡一区二区| 成人av在线资源网| 久久99国产乱子伦精品免费| 亚洲精品免费播放| 欧美激情一区二区三区四区| 欧美成人一区二区三区在线观看| 在线欧美一区二区| 9i看片成人免费高清| 国产精品原创巨作av|