亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? 我購買的開發板帶的元程序
?? H
?? 第 1 頁 / 共 3 頁
字號:
   Uint16     RCEB11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEB12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEB13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEB14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEB15:1;      // 15  Receive Channel enable bit   
}; 

union RCERB_REG {
   Uint16                all;
   struct  RCERB_BITS  bit;
};

// XCERA control register bit definitions:
struct  XCERA_BITS {       // bit description
   Uint16     XCEA0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEA1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEA2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEA3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEA4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEA5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEA6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEA7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEA8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEA9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEA10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEA11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEA12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEA13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEA14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEA15:1;      // 15  Receive Channel enable bit 
}; 

union XCERA_REG {
   Uint16                all;
   struct  XCERA_BITS  bit;
};  

// XCERB control register bit definitions:
struct  XCERB_BITS {       // bit description
   Uint16     XCEB0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEB1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEB2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEB3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEB4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEB5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEB6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEB7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEB8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEB9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEB10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEB11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEB12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEB13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEB14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEB15:1;      // 15  Receive Channel enable bit 
}; 

union XCERB_REG {
   Uint16                all;
   struct  XCERB_BITS  bit;
};
  
// PCR1 control register bit definitions:
struct  PCR1_BITS {        // bit description
   Uint16     CLKRP:1;       // 0   Receive Clock polarity
   Uint16     CLKXP:1;       // 1   Transmit clock polarity  
   Uint16     FSRP:1;        // 2   Receive Frame synchronization polarity  
   Uint16     FSXP:1;        // 3   Transmit Frame synchronization polarity   
   Uint16     DR_STAT:1;     // 4   DR pin status - reserved for this McBSP  
   Uint16     DX_STAT:1;     // 5   DX pin status - reserved for this McBSP  
   Uint16     CLKS_STAT:1;   // 6   CLKS pin status - reserved for 28x -McBSP  
   Uint16     SCLKME:1;      // 7   Enhanced sample clock mode selection bit.
   Uint16     CLKRM:1;       // 8   Receiver Clock Mode 
   Uint16     CLKXM:1;       // 9   Transmitter Clock Mode.  
   Uint16     FSRM:1;        // 10  Receive Frame Synchronization Mode  
   Uint16     FSXM:1;        // 11  Transmit Frame Synchronization Mode
   Uint16     RIOEN:1;       // 12  General Purpose I/O Mode - reserved in this 28x-McBSP    
   Uint16     XIOEN:1;       // 13  General Purpose I/O Mode - reserved in this 28x-McBSP
   Uint16     IDEL_EN:1;     // 14  reserved in this 28x-McBSP
   Uint16     rsvd:1  ;      // 15  reserved
}; 

union PCR1_REG {
   Uint16               all;
   struct  PCR1_BITS  bit;
};
  
// RCERC control register bit definitions:
struct  RCERC_BITS {       // bit description
   Uint16     RCEC0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEC1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEC2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEC3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEC4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEC5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEC6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEC7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEC8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEC9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEC10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEC11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEC12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEC13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEC14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEC15:1;      // 15  Receive Channel enable bit 
}; 

union RCERC_REG {
   Uint16                all;
   struct  RCERC_BITS  bit;
};  

// RCERD control register bit definitions:
struct  RCERD_BITS {       // bit description
   Uint16     RCED0:1;       // 0   Receive Channel enable bit  
   Uint16     RCED1:1;       // 1   Receive Channel enable bit  
   Uint16     RCED2:1;       // 2   Receive Channel enable bit  
   Uint16     RCED3:1;       // 3   Receive Channel enable bit   
   Uint16     RCED4:1;       // 4   Receive Channel enable bit  
   Uint16     RCED5:1;       // 5   Receive Channel enable bit  
   Uint16     RCED6:1;       // 6   Receive Channel enable bit  
   Uint16     RCED7:1;       // 7   Receive Channel enable bit 
   Uint16     RCED8:1;       // 8   Receive Channel enable bit  
   Uint16     RCED9:1;       // 9   Receive Channel enable bit  
   Uint16     RCED10:1;      // 10  Receive Channel enable bit  
   Uint16     RCED11:1;      // 11  Receive Channel enable bit 
   Uint16     RCED12:1;      // 12  Receive Channel enable bit  
   Uint16     RCED13:1;      // 13  Receive Channel enable bit  
   Uint16     RCED14:1;      // 14  Receive Channel enable bit  
   Uint16     RCED15:1;      // 15  Receive Channel enable bit 
}; 

union RCERD_REG {
   Uint16                all;
   struct  RCERD_BITS  bit;
};

// XCERC control register bit definitions:
struct  XCERC_BITS {       // bit description
   Uint16     XCEC0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEC1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEC2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEC3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEC4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEC5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEC6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEC7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEC8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEC9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEC10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEC11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEC12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEC13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEC14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEC15:1;      // 15  Receive Channel enable bit 
}; 

union XCERC_REG {
   Uint16                all;
   struct  XCERC_BITS  bit;
};  

// XCERD control register bit definitions:
struct  XCERD_BITS {       // bit description
   Uint16     XCED0:1;       // 0   Receive Channel enable bit  
   Uint16     XCED1:1;       // 1   Receive Channel enable bit  
   Uint16     XCED2:1;       // 2   Receive Channel enable bit  
   Uint16     XCED3:1;       // 3   Receive Channel enable bit   
   Uint16     XCED4:1;       // 4   Receive Channel enable bit  
   Uint16     XCED5:1;       // 5   Receive Channel enable bit  
   Uint16     XCED6:1;       // 6   Receive Channel enable bit  
   Uint16     XCED7:1;       // 7   Receive Channel enable bit 
   Uint16     XCED8:1;       // 8   Receive Channel enable bit  
   Uint16     XCED9:1;       // 9   Receive Channel enable bit  
   Uint16     XCED10:1;      // 10  Receive Channel enable bit  
   Uint16     XCED11:1;      // 11  Receive Channel enable bit 
   Uint16     XCED12:1;      // 12  Receive Channel enable bit  
   Uint16     XCED13:1;      // 13  Receive Channel enable bit  
   Uint16     XCED14:1;      // 14  Receive Channel enable bit  
   Uint16     XCED15:1;      // 15  Receive Channel enable bit 
}; 

union XCERD_REG {
   Uint16                all;
   struct  XCERD_BITS  bit;
};
  
// RCERE control register bit definitions:
struct  RCERE_BITS {       // bit description
   Uint16     RCEE0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEE1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEE2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEE3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEE4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEE5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEE6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEE7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEE8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEE9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEE10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEE11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEE12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEE13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEE14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEE15:1;      // 15  Receive Channel enable bit 
}; 

union RCERE_REG {
   Uint16                all;
   struct  RCERE_BITS  bit;
};  

// RCERF control register bit definitions:
struct  RCERF_BITS {       // bit   description
   Uint16     RCEF0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEF15:1;      // 15  Receive Channel enable bit 
}; 

union RCERF_REG {
   Uint16                all;
   struct  RCERF_BITS  bit;
};

// XCERE control register bit definitions:
struct  XCERE_BITS {       // bit description
   Uint16     XCEE0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEE1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEE2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEE3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEE4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEE5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEE6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEE7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEE8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEE9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEE10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEE11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEE12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEE13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEE14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEE15:1;      // 15  Receive Channel enable bit 
}; 

union XCERE_REG {
   Uint16                all;

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
91亚洲大成网污www| 国产精品美女一区二区| 欧美日韩国产大片| 欧美日韩aaa| 欧美日韩1区2区| 欧美日韩高清在线| 91精品国产综合久久精品麻豆| 欧美日韩午夜精品| 欧美一区二区免费视频| 欧美www视频| 久久久综合精品| 国产精品婷婷午夜在线观看| 亚洲欧美在线高清| 亚洲乱码精品一二三四区日韩在线| 亚洲乱码中文字幕综合| 亚洲一区二区美女| 午夜电影一区二区| 久久99九九99精品| 国产精品1024| 91亚洲精华国产精华精华液| 欧美色老头old∨ideo| 在线综合+亚洲+欧美中文字幕| 日韩精品一区二区三区蜜臀| 国产欧美日韩激情| 亚洲私人黄色宅男| 偷窥少妇高潮呻吟av久久免费| 天天av天天翘天天综合网| 美女国产一区二区| 国产91精品久久久久久久网曝门 | 岛国av在线一区| 成人午夜伦理影院| 在线视频中文字幕一区二区| 欧美日产在线观看| 国产日产欧美精品一区二区三区| 亚洲欧洲制服丝袜| 奇米精品一区二区三区在线观看一| 久久丁香综合五月国产三级网站 | 在线视频亚洲一区| 欧美一区日本一区韩国一区| 久久久午夜精品| 一区二区三区精品视频在线| 蜜臀av一级做a爰片久久| 成人看片黄a免费看在线| 欧洲精品在线观看| 精品日韩99亚洲| 日韩毛片在线免费观看| 日本成人在线电影网| 波多野结衣欧美| 欧美高清性hdvideosex| 国产欧美一区二区精品忘忧草| 亚洲乱码精品一二三四区日韩在线| 日韩成人免费在线| 91免费版在线| 欧美精品一区二区三区在线 | 99精品国产视频| 日韩一级黄色片| 亚洲精品videosex极品| 国产美女精品人人做人人爽| 欧美日韩一区视频| 欧美极品少妇xxxxⅹ高跟鞋 | 91国模大尺度私拍在线视频| 日韩视频一区二区三区| 一区二区三区在线观看网站| 国产精品一区二区无线| 7878成人国产在线观看| 国产精品久久99| 国产在线播精品第三| 欧美日本不卡视频| 亚洲欧美在线视频观看| 国产一区二区精品久久91| 欧美人妖巨大在线| 亚洲精品国产精品乱码不99| 国产69精品久久久久777| 欧美电视剧免费全集观看| 亚洲mv在线观看| a4yy欧美一区二区三区| 国产欧美一区二区三区鸳鸯浴| 青青青伊人色综合久久| 欧美一a一片一级一片| 中文字幕欧美日本乱码一线二线 | 精品黑人一区二区三区久久 | 国产传媒一区在线| 91麻豆精品国产| 一区二区三区日韩欧美| 成人午夜电影网站| 久久久99精品久久| 久久99精品国产| 日韩一区二区精品| 日韩精品一级中文字幕精品视频免费观看 | 久久99国产精品尤物| 欧美日韩国产中文| 亚洲午夜国产一区99re久久| 91网站视频在线观看| 中文在线免费一区三区高中清不卡| 蜜臀av亚洲一区中文字幕| 宅男噜噜噜66一区二区66| 亚洲成人综合在线| 欧洲一区在线电影| 亚洲欧美日本韩国| 色婷婷激情一区二区三区| 亚洲三级久久久| 色综合咪咪久久| 一区二区三区丝袜| 欧美午夜一区二区三区| 亚洲高清不卡在线| 欧美精品久久久久久久多人混战 | 欧美精品丝袜久久久中文字幕| 伊人一区二区三区| 色综合久久久久综合体桃花网| 国产精品不卡在线| 97精品超碰一区二区三区| 亚洲男人电影天堂| 欧美视频在线播放| 午夜av电影一区| 欧美一卡二卡三卡| 精品一区二区在线视频| 国产亚洲欧美在线| 99视频一区二区| 亚洲一区二区在线播放相泽| 欧美视频一区二区三区四区| 日韩av电影天堂| 精品入口麻豆88视频| 懂色中文一区二区在线播放| **欧美大码日韩| 欧美偷拍一区二区| 日韩不卡一二三区| 久久久亚洲精品一区二区三区| 成人动漫一区二区三区| 一区二区三区欧美视频| 欧美卡1卡2卡| 国产在线观看免费一区| 中文字幕在线不卡一区| 在线精品视频免费观看| 美国毛片一区二区| 国产人成一区二区三区影院| 91偷拍与自偷拍精品| 午夜不卡av免费| 国产欧美日韩精品一区| 色999日韩国产欧美一区二区| 午夜精品一区二区三区免费视频| 欧美大片日本大片免费观看| 高清在线成人网| 午夜不卡av免费| 国产女同互慰高潮91漫画| 欧美日韩免费电影| 国内精品伊人久久久久av一坑| 成人欧美一区二区三区白人| 欧美一区永久视频免费观看| 成人成人成人在线视频| 日本视频一区二区三区| 国产精品视频一二三| 91精品麻豆日日躁夜夜躁| 国产福利一区二区| 爽好久久久欧美精品| 欧美国产精品一区二区| 91麻豆精品国产自产在线| 成人三级伦理片| 蜜桃视频一区二区三区在线观看 | 国产一区二区导航在线播放| 一区二区三区资源| 久久综合狠狠综合久久激情| 97精品视频在线观看自产线路二| 日本中文一区二区三区| 综合色天天鬼久久鬼色| 精品久久久久久久久久久院品网| 色噜噜久久综合| 国产.欧美.日韩| 久久99精品国产| 性久久久久久久| 亚洲啪啪综合av一区二区三区| wwwwxxxxx欧美| 欧美一区中文字幕| 欧美亚洲动漫精品| 成人丝袜18视频在线观看| 秋霞电影网一区二区| 亚洲国产日日夜夜| 亚洲欧洲中文日韩久久av乱码| 久久精品亚洲乱码伦伦中文| 88在线观看91蜜桃国自产| 在线国产亚洲欧美| av电影一区二区| 国产一区二区三区久久悠悠色av| 日韩黄色小视频| 亚洲成人777| 一个色综合av| 亚洲免费av在线| 国产精品欧美经典| 国产三级一区二区三区| 欧美xxxxxxxxx| 日韩一区二区麻豆国产| 欧美精品三级日韩久久| 欧美中文字幕一二三区视频| 色诱视频网站一区| 成人在线视频一区| 成人在线综合网站| 成人一区二区三区中文字幕| 国产成人免费在线观看| 国产乱码精品1区2区3区| 国产一区二区女| 国产精品一区二区在线观看不卡 |