亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? 我購買的開發板帶的元程序
?? H
?? 第 1 頁 / 共 3 頁
字號:
   struct  XCERE_BITS  bit;
};  

// XCERF control register bit definitions:
struct  XCERF_BITS {       // bit description
   Uint16     XCEF0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEF15:1;      // 15  Receive Channel enable bit 
}; 

union XCERF_REG {
   Uint16                all;
   struct  XCERF_BITS  bit;
};                   

// RCERG control register bit definitions:
struct  RCERG_BITS {       // bit description
   Uint16     RCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEG15:1;      // 15  Receive Channel enable bit 
}; 

union RCERG_REG {
   Uint16                all;
   struct  RCERG_BITS  bit;
};  

// RCERH control register bit definitions:
struct  RCERH_BITS {       // bit description
   Uint16     RCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEH15:1;      // 15  Receive Channel enable bit 
}; 

union RCERH_REG {
   Uint16                all;
   struct  RCERH_BITS  bit;
};

// XCERG control register bit definitions:
struct  XCERG_BITS {       // bit description
   Uint16     XCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEG15:1;      // 15  Receive Channel enable bit 
}; 

union XCERG_REG {
   Uint16                all;
   struct  XCERG_BITS  bit;
};  

// XCERH control register bit definitions:
struct  XCERH_BITS {       // bit description
   Uint16     XCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEH15:1;      // 15  Receive Channel enable bit 
}; 

union XCERH_REG {
   Uint16                all;
   struct  XCERH_BITS  bit;
};

// McBSP FIFO Transmit register bit definitions:
struct  MFFTX_BITS {      // bit   description
   Uint16     IL:5;         // 4:0   Interrupt level
   Uint16     TXFFIENA:1;   // 5     Interrupt enable
   Uint16     INT_CLR:1;    // 6     Clear INT flag
   Uint16     INT:1;        // 7     INT flag
   Uint16     ST:5;         // 12:8  FIFO status
   Uint16     XRESET:1;     // 13    FIFO reset
   Uint16     MFFENA:1;     // 14    Enhancement enable
   Uint16     rsvd:1;       // 15    reserved
}; 

union MFFTX_REG {
   Uint16              all;
   struct MFFTX_BITS bit;
};

// McBSP FIFO recieve register bit definitions:
struct  MFFRX_BITS {      // bits  description
   Uint16 IL:5;             // 4:0   Interrupt level
   Uint16 RXFFIENA:1;       // 5     Interrupt enable
   Uint16 INT_CLR:1;        // 6     Clear INT flag
   Uint16 INT:1;            // 7     INT flag
   Uint16 ST:5;             // 12:8  FIFO status
   Uint16 RRESET:1;         // 13    FIFO reset
   Uint16 OVF_CLR:1;        // 14    Clear overflow
   Uint16 OVF:1;            // 15    FIFO overflow
}; 

union MFFRX_REG {
   Uint16              all;
   struct MFFRX_BITS bit;
};

// McBSP FIFO control register bit definitions:
struct  MFFCT_BITS {      // bits  description
    Uint16 TXDLY:8;         // 7:0   FIFO transmit delay
    Uint16 rsvd:7;          // 15:7  reserved
    Uint16 IACKM:1;         // 15    is IACK mode enable bit
};

union MFFCT_REG {
   Uint16               all;
   struct MFFCT_BITS  bit;
};
   
// McBSP FIFO INTERRUPT control register bit definitions:
struct  MFFINT_BITS {     // bits description
    Uint16     XINT:1;      // 0    XINT  interrupt enable
    Uint16     XEVTA:1;     // 1    XEVTA interrupt enable
    Uint16     RINT:1;      // 2    RINT  interrupt enable
    Uint16     REVTA:1;     // 3    REVTA interrupt enable
    Uint16     rsvd:12;     // 15:4 reserved
};

union MFFINT_REG {
   Uint16                all;
   struct MFFINT_BITS  bit;
};

// McBSP FIFO INTERRUPT status  register bit definitions:
struct  MFFST_BITS {     // bits description
    Uint16     EOBX:1;     // 0    EOBX flag
    Uint16     FSX:1;      // 1    FSX flag
    Uint16     EOBR:1;     // 2    EOBR flag
    Uint16     FSR:1;      // 3    FSR flag
    Uint16     rsvd:12;    // 15:4 reserved
};

union MFFST_REG {
   Uint16              all;
   struct MFFST_BITS bit;
};


//---------------------------------------------------------------------------
// McBSP Register File:
//
struct  MCBSP_REGS {      
   union DRR2_REG    DRR2;     // 0,  MCBSP Data receive register bits 31-16 
   union DRR1_REG    DRR1;     // 1,  MCBSP Data receive register bits 15-0 
   union DXR2_REG    DXR2;     // 2,  MCBSP Data transmit register bits 31-16 
   union DXR1_REG    DXR1;     // 3,  MCBSP Data transmit register bits 15-0 
   union SPCR2_REG   SPCR2;    // 4,  MCBSP control register bits 31-16 
   union SPCR1_REG   SPCR1;    // 5,  MCBSP control register bits 15-0 
   union RCR2_REG    RCR2;     // 6,  MCBSP receive control register bits 31-16 
   union RCR1_REG    RCR1;     // 7,  MCBSP receive control register bits 15-0 
   union XCR2_REG    XCR2;     // 8,  MCBSP transmit control register bits 31-16 
   union XCR1_REG    XCR1;     // 9,  MCBSP transmit control register bits 15-0 
   union SRGR2_REG   SRGR2;    // 10, MCBSP sample rate gen register bits 31-16 
   union SRGR1_REG   SRGR1;    // 11, MCBSP sample rate gen register bits 15-0  
   union MCR2_REG    MCR2;     // 12, MCBSP multichannel register bits 31-16 
   union MCR1_REG    MCR1;     // 13, MCBSP multichannel register bits 15-0    
   union RCERA_REG   RCERA;    // 14, MCBSP Receive channel enable partition A 
   union RCERB_REG   RCERB;    // 15, MCBSP Receive channel enable partition B 
   union XCERA_REG   XCERA;    // 16, MCBSP Transmit channel enable partition A 
   union XCERB_REG   XCERB;    // 17, MCBSP Transmit channel enable partition B            
   union PCR1_REG    PCR1;     // 18, MCBSP Pin control register bits 15-0  
   union RCERC_REG   RCERC;    // 19, MCBSP Receive channel enable partition C 
   union RCERD_REG   RCERD;    // 20, MCBSP Receive channel enable partition D
   union XCERC_REG   XCERC;    // 21, MCBSP Transmit channel enable partition C 
   union XCERD_REG   XCERD;    // 23, MCBSP Transmit channel enable partition D             
   union RCERE_REG   RCERE;    // 24, MCBSP Receive channel enable partition E 
   union RCERF_REG   RCERF;    // 25, MCBSP Receive channel enable partition F
   union XCERE_REG   XCERE;    // 26, MCBSP Transmit channel enable partition E
   union XCERF_REG   XCERF;    // 27, MCBSP Transmit channel enable partition F            
   union RCERG_REG   RCERG;    // 28, MCBSP Receive channel enable partition G
   union RCERH_REG   RCERH;    // 29, MCBSP Receive channel enable partition H
   union XCERG_REG   XCERG;    // 30, MCBSP Transmit channel enable partition G 
   union XCERH_REG   XCERH;    // 31, MCBSP Transmit channel enable partition H             
   Uint16  rsvd1;                // 32, reserved             
   union MFFTX_REG   MFFTX;    // 33, MCBSP Transmit FIFO register bits  
   union MFFRX_REG   MFFRX;    // 34, MCBSP Receive FIFO register bits
   union MFFCT_REG   MFFCT;    // 35, MCBSP FIFO control register bits    
   union MFFINT_REG  MFFINT;   // 36, MCBSP Interrupt register bits  
   union MFFST_REG   MFFST;    // 37, MCBSP Status register bits 
};

//---------------------------------------------------------------------------
// McBSP External References & Function Declarations:
//
extern volatile struct MCBSP_REGS McbspRegs;

#endif  // end of DSP28_MCBSP_H definition

//===========================================================================
// No more.
//===========================================================================

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产精品色眯眯| 一区二区免费看| 精品奇米国产一区二区三区| 欧美日韩精品系列| 欧美日韩亚洲综合在线 欧美亚洲特黄一级| 97超碰欧美中文字幕| 97精品视频在线观看自产线路二| 成人开心网精品视频| 不卡视频免费播放| 成人a区在线观看| 色综合中文综合网| 国产99久久久国产精品潘金网站| 国产一区二区精品久久91| 国产一区在线视频| 国产精品一区二区在线播放| 国产成人av资源| av网站免费线看精品| 色老头久久综合| 在线成人av影院| wwww国产精品欧美| 中文字幕第一区综合| 亚洲欧美二区三区| 亚洲444eee在线观看| 久久99精品久久久久久国产越南| 国产一区999| 99精品视频在线观看免费| 色偷偷88欧美精品久久久| 欧美午夜宅男影院| 日韩一区二区在线免费观看| xfplay精品久久| 综合久久国产九一剧情麻豆| 亚洲影视在线播放| 免费在线成人网| 国产精品一区二区无线| 91蝌蚪porny九色| 欧美精品第一页| 国产欧美一区二区精品久导航| 亚洲日本欧美天堂| 日韩中文字幕区一区有砖一区| 久久91精品久久久久久秒播| 粉嫩欧美一区二区三区高清影视 | 在线观看精品一区| 日韩无一区二区| 国产精品欧美久久久久无广告| 亚洲精品免费视频| 精品在线观看免费| eeuss鲁片一区二区三区在线看| 欧美精品日韩精品| 国产无遮挡一区二区三区毛片日本| 综合中文字幕亚洲| 麻豆精品新av中文字幕| www.综合网.com| 欧美疯狂做受xxxx富婆| 欧美高清在线精品一区| 婷婷丁香久久五月婷婷| 99视频精品在线| 日韩欧美亚洲国产精品字幕久久久| 中文字幕av免费专区久久| 天天爽夜夜爽夜夜爽精品视频| 国产成人综合自拍| 欧美网站大全在线观看| 日本一区二区三区久久久久久久久不 | 日韩欧美亚洲国产另类| 亚洲欧美日韩系列| 国产精品系列在线观看| 91精品国产综合久久福利| 亚洲欧美在线视频观看| 精品一区二区免费在线观看| 欧美日韩国产一级片| 国产精品久久久久久久久久久免费看 | 夜夜嗨av一区二区三区中文字幕| 国产精品系列在线播放| 欧美一区二区日韩一区二区| 悠悠色在线精品| 成人午夜又粗又硬又大| 精品国产乱码久久久久久老虎| 亚洲狼人国产精品| av资源网一区| 国产日韩欧美不卡在线| 精品在线免费观看| 欧美二区三区91| 一区二区三区久久| 91首页免费视频| 中文字幕一区二区三区在线播放 | 另类小说欧美激情| 3d成人h动漫网站入口| 亚洲一区二区三区免费视频| 成人黄色在线视频| 欧美国产日韩亚洲一区| 国产九色精品成人porny| 日韩欧美在线综合网| 日韩精品亚洲一区二区三区免费| 在线观看日韩毛片| 亚洲精品ww久久久久久p站| av一二三不卡影片| 国产精品久久久久婷婷二区次| 韩日精品视频一区| 日韩精品一区二区三区在线观看| 日韩综合小视频| 在线播放/欧美激情| 亚洲18女电影在线观看| 欧美电影免费观看高清完整版在 | 亚洲精品视频在线观看网站| 国产成人午夜高潮毛片| 日韩精品一区二区三区在线观看 | 91丨九色丨尤物| 国产精品护士白丝一区av| 国产成人av一区二区三区在线观看| xnxx国产精品| 国产黄色91视频| 国产精品乱人伦中文| 99久久国产免费看| 亚洲欧美乱综合| 欧美性欧美巨大黑白大战| 亚洲成人免费在线| 91精品国产欧美一区二区成人| 一区二区三区四区乱视频| 色综合天天综合色综合av| 亚洲美女淫视频| 欧美日韩中文国产| 免费人成精品欧美精品| 精品国产91乱码一区二区三区 | 久久成人麻豆午夜电影| 精品国产免费久久| 国产在线视频精品一区| 亚洲欧美日韩久久| 国产高清无密码一区二区三区| 2020国产精品久久精品美国| 亚洲一卡二卡三卡四卡五卡| 欧美视频你懂的| 免费高清在线一区| 欧美精品一区二区久久婷婷| 国产精品影视在线| 国产精品久久午夜夜伦鲁鲁| 色综合久久88色综合天天6| 亚洲精品日韩一| 日韩一卡二卡三卡四卡| 国产suv精品一区二区6| 亚洲欧洲精品一区二区三区不卡| 欧美三级视频在线观看| 亚洲成a人片综合在线| 2021久久国产精品不只是精品| 激情综合色播五月| 亚洲日本va午夜在线电影| 欧美日韩电影一区| 久久草av在线| 亚洲人123区| 51久久夜色精品国产麻豆| 国产精品一二三四五| 中文字幕在线不卡视频| 欧美一区二区三区在线视频| 风间由美一区二区三区在线观看| 亚洲女人的天堂| 欧美成人三级在线| 不卡av电影在线播放| 青青草97国产精品免费观看无弹窗版| 精品国产露脸精彩对白 | 美女视频第一区二区三区免费观看网站| 91高清在线观看| 久久99国产精品免费网站| 亚洲国产高清在线| 欧美一区二区三级| 成人精品国产福利| 免费成人av在线播放| 国产精品美女久久福利网站| 欧美日韩在线免费视频| 免费成人深夜小野草| 最新中文字幕一区二区三区 | 欧美国产乱子伦| 欧美久久久久久久久中文字幕| 狠狠色丁香婷婷综合| 亚洲电影中文字幕在线观看| 久久久www免费人成精品| 欧洲av一区二区嗯嗯嗯啊| 韩国精品久久久| 日韩专区一卡二卡| 国产视频一区不卡| 欧美色综合久久| 96av麻豆蜜桃一区二区| 国产一区福利在线| 日本不卡一二三区黄网| 亚洲美女视频在线| 久久―日本道色综合久久| 一本大道久久a久久综合婷婷| 五月天一区二区三区| 久久久亚洲欧洲日产国码αv| 欧美日韩日日夜夜| 激情综合色播五月| 欧美影院一区二区| 欧美aaa在线| 亚洲欧洲精品一区二区三区| 日韩精品最新网址| 在线播放日韩导航| 色综合天天综合色综合av| 黑人精品欧美一区二区蜜桃| 亚洲第一在线综合网站| 国产精品电影一区二区| 久久九九久久九九| 日韩免费高清电影| 欧美三电影在线|