亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? 我購買的開發板帶的元程序
?? H
?? 第 1 頁 / 共 3 頁
字號:
   Uint16     RCEB11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEB12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEB13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEB14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEB15:1;      // 15  Receive Channel enable bit   
}; 

union RCERB_REG {
   Uint16                all;
   struct  RCERB_BITS  bit;
};

// XCERA control register bit definitions:
struct  XCERA_BITS {       // bit description
   Uint16     XCEA0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEA1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEA2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEA3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEA4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEA5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEA6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEA7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEA8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEA9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEA10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEA11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEA12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEA13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEA14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEA15:1;      // 15  Receive Channel enable bit 
}; 

union XCERA_REG {
   Uint16                all;
   struct  XCERA_BITS  bit;
};  

// XCERB control register bit definitions:
struct  XCERB_BITS {       // bit description
   Uint16     XCEB0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEB1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEB2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEB3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEB4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEB5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEB6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEB7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEB8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEB9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEB10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEB11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEB12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEB13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEB14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEB15:1;      // 15  Receive Channel enable bit 
}; 

union XCERB_REG {
   Uint16                all;
   struct  XCERB_BITS  bit;
};
  
// PCR1 control register bit definitions:
struct  PCR1_BITS {        // bit description
   Uint16     CLKRP:1;       // 0   Receive Clock polarity
   Uint16     CLKXP:1;       // 1   Transmit clock polarity  
   Uint16     FSRP:1;        // 2   Receive Frame synchronization polarity  
   Uint16     FSXP:1;        // 3   Transmit Frame synchronization polarity   
   Uint16     DR_STAT:1;     // 4   DR pin status - reserved for this McBSP  
   Uint16     DX_STAT:1;     // 5   DX pin status - reserved for this McBSP  
   Uint16     CLKS_STAT:1;   // 6   CLKS pin status - reserved for 28x -McBSP  
   Uint16     SCLKME:1;      // 7   Enhanced sample clock mode selection bit.
   Uint16     CLKRM:1;       // 8   Receiver Clock Mode 
   Uint16     CLKXM:1;       // 9   Transmitter Clock Mode.  
   Uint16     FSRM:1;        // 10  Receive Frame Synchronization Mode  
   Uint16     FSXM:1;        // 11  Transmit Frame Synchronization Mode
   Uint16     RIOEN:1;       // 12  General Purpose I/O Mode - reserved in this 28x-McBSP    
   Uint16     XIOEN:1;       // 13  General Purpose I/O Mode - reserved in this 28x-McBSP
   Uint16     IDEL_EN:1;     // 14  reserved in this 28x-McBSP
   Uint16     rsvd:1  ;      // 15  reserved
}; 

union PCR1_REG {
   Uint16               all;
   struct  PCR1_BITS  bit;
};
  
// RCERC control register bit definitions:
struct  RCERC_BITS {       // bit description
   Uint16     RCEC0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEC1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEC2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEC3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEC4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEC5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEC6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEC7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEC8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEC9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEC10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEC11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEC12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEC13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEC14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEC15:1;      // 15  Receive Channel enable bit 
}; 

union RCERC_REG {
   Uint16                all;
   struct  RCERC_BITS  bit;
};  

// RCERD control register bit definitions:
struct  RCERD_BITS {       // bit description
   Uint16     RCED0:1;       // 0   Receive Channel enable bit  
   Uint16     RCED1:1;       // 1   Receive Channel enable bit  
   Uint16     RCED2:1;       // 2   Receive Channel enable bit  
   Uint16     RCED3:1;       // 3   Receive Channel enable bit   
   Uint16     RCED4:1;       // 4   Receive Channel enable bit  
   Uint16     RCED5:1;       // 5   Receive Channel enable bit  
   Uint16     RCED6:1;       // 6   Receive Channel enable bit  
   Uint16     RCED7:1;       // 7   Receive Channel enable bit 
   Uint16     RCED8:1;       // 8   Receive Channel enable bit  
   Uint16     RCED9:1;       // 9   Receive Channel enable bit  
   Uint16     RCED10:1;      // 10  Receive Channel enable bit  
   Uint16     RCED11:1;      // 11  Receive Channel enable bit 
   Uint16     RCED12:1;      // 12  Receive Channel enable bit  
   Uint16     RCED13:1;      // 13  Receive Channel enable bit  
   Uint16     RCED14:1;      // 14  Receive Channel enable bit  
   Uint16     RCED15:1;      // 15  Receive Channel enable bit 
}; 

union RCERD_REG {
   Uint16                all;
   struct  RCERD_BITS  bit;
};

// XCERC control register bit definitions:
struct  XCERC_BITS {       // bit description
   Uint16     XCEC0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEC1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEC2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEC3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEC4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEC5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEC6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEC7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEC8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEC9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEC10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEC11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEC12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEC13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEC14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEC15:1;      // 15  Receive Channel enable bit 
}; 

union XCERC_REG {
   Uint16                all;
   struct  XCERC_BITS  bit;
};  

// XCERD control register bit definitions:
struct  XCERD_BITS {       // bit description
   Uint16     XCED0:1;       // 0   Receive Channel enable bit  
   Uint16     XCED1:1;       // 1   Receive Channel enable bit  
   Uint16     XCED2:1;       // 2   Receive Channel enable bit  
   Uint16     XCED3:1;       // 3   Receive Channel enable bit   
   Uint16     XCED4:1;       // 4   Receive Channel enable bit  
   Uint16     XCED5:1;       // 5   Receive Channel enable bit  
   Uint16     XCED6:1;       // 6   Receive Channel enable bit  
   Uint16     XCED7:1;       // 7   Receive Channel enable bit 
   Uint16     XCED8:1;       // 8   Receive Channel enable bit  
   Uint16     XCED9:1;       // 9   Receive Channel enable bit  
   Uint16     XCED10:1;      // 10  Receive Channel enable bit  
   Uint16     XCED11:1;      // 11  Receive Channel enable bit 
   Uint16     XCED12:1;      // 12  Receive Channel enable bit  
   Uint16     XCED13:1;      // 13  Receive Channel enable bit  
   Uint16     XCED14:1;      // 14  Receive Channel enable bit  
   Uint16     XCED15:1;      // 15  Receive Channel enable bit 
}; 

union XCERD_REG {
   Uint16                all;
   struct  XCERD_BITS  bit;
};
  
// RCERE control register bit definitions:
struct  RCERE_BITS {       // bit description
   Uint16     RCEE0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEE1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEE2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEE3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEE4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEE5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEE6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEE7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEE8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEE9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEE10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEE11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEE12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEE13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEE14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEE15:1;      // 15  Receive Channel enable bit 
}; 

union RCERE_REG {
   Uint16                all;
   struct  RCERE_BITS  bit;
};  

// RCERF control register bit definitions:
struct  RCERF_BITS {       // bit   description
   Uint16     RCEF0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEF15:1;      // 15  Receive Channel enable bit 
}; 

union RCERF_REG {
   Uint16                all;
   struct  RCERF_BITS  bit;
};

// XCERE control register bit definitions:
struct  XCERE_BITS {       // bit description
   Uint16     XCEE0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEE1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEE2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEE3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEE4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEE5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEE6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEE7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEE8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEE9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEE10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEE11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEE12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEE13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEE14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEE15:1;      // 15  Receive Channel enable bit 
}; 

union XCERE_REG {
   Uint16                all;

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产精品你懂的在线欣赏| 欧美日韩成人高清| 亚洲激情自拍偷拍| 91蝌蚪国产九色| 天天综合天天综合色| 国产婷婷色一区二区三区在线| 97成人超碰视| 亚洲国产综合在线| 欧美三日本三级三级在线播放| 欧美精品一二三区| 亚洲国产精品精华液2区45| 久色婷婷小香蕉久久| 欧美日韩国产系列| 亚洲高清免费一级二级三级| 欧美在线小视频| 欧美变态tickling挠脚心| 老司机免费视频一区二区| 日韩av一级片| 亚洲色图欧美偷拍| 国产亚洲欧美日韩在线一区| 欧美精品丝袜中出| av一区二区三区在线| 国产一区二区三区美女| 日韩专区在线视频| 夜夜爽夜夜爽精品视频| 国产精品天天摸av网| 欧美一级日韩免费不卡| 欧美日韩在线三区| 成av人片一区二区| 播五月开心婷婷综合| 久久99国产精品久久| 一个色在线综合| 亚洲美女区一区| 中文在线资源观看网站视频免费不卡 | 欧美亚洲综合色| 成人午夜在线免费| 国产美女一区二区三区| 久久99久久精品| 亚洲欧洲日韩av| 欧美日韩不卡在线| 蜜桃视频一区二区| 2020日本不卡一区二区视频| 国产成人欧美日韩在线电影| 五月天婷婷综合| 精品一区二区三区在线播放| 色狠狠桃花综合| 色婷婷国产精品久久包臀| 精品一区二区三区蜜桃| 国产精品久久99| 日韩欧美在线网站| 久久久久青草大香线综合精品| 精品国产凹凸成av人导航| 欧美性色黄大片| 理论片日本一区| 美国欧美日韩国产在线播放| 欧美一级理论片| 日本不卡123| 中文字幕第一区二区| 久久久国产一区二区三区四区小说| 91高清在线观看| 国产suv精品一区二区6| 午夜精品久久久久久久| 一区二区三区国产精华| 五月综合激情日本mⅴ| 国产欧美日本一区二区三区| 亚洲国产成人午夜在线一区| 欧美国产日韩亚洲一区| 91首页免费视频| 91蜜桃传媒精品久久久一区二区| 国产精品久久精品日日| 国产精品久久久久久久久免费丝袜 | 精品美女被调教视频大全网站| 欧美成人精品二区三区99精品| 国产伦精品一区二区三区视频青涩 | 国产精品白丝av| 国产精品久久久久久福利一牛影视| 欧美经典一区二区三区| 欧美精品99久久久**| 免费国产亚洲视频| 亚洲小少妇裸体bbw| 强制捆绑调教一区二区| 久久99国产精品免费| 麻豆国产一区二区| 美女在线观看视频一区二区| 日韩1区2区日韩1区2区| 成人污污视频在线观看| 91美女视频网站| 欧美顶级少妇做爰| 国产精品久久久久婷婷二区次| 亚洲精品伦理在线| 亚洲免费观看高清完整版在线观看熊| 亚洲第一福利一区| 欧美一区二区久久| 日韩欧美成人一区二区| 欧美xingq一区二区| 一本色道久久综合精品竹菊| 日本高清免费不卡视频| 国产精品电影院| 色综合久久中文综合久久牛| 尤物av一区二区| 欧美日韩国产一级| 亚洲精品国产第一综合99久久| 国产很黄免费观看久久| 亚洲人吸女人奶水| 欧美精品在线一区二区| 久久99精品久久只有精品| 国产午夜精品一区二区| 国产精品二三区| 青青青伊人色综合久久| 欧美一级视频精品观看| 午夜精品福利在线| 久久综合给合久久狠狠狠97色69| 欧美性欧美巨大黑白大战| 久久夜色精品国产噜噜av | 日韩一区二区不卡| 色综合久久天天综合网| 3d成人动漫网站| 欧美精品一区二| 久99久精品视频免费观看| 欧美一区国产二区| 国产一区亚洲一区| 久久精品一区四区| av电影天堂一区二区在线| 亚洲精品高清视频在线观看| 欧美日韩中文字幕一区二区| 秋霞影院一区二区| 欧美激情在线一区二区| 一本大道久久a久久综合| 秋霞午夜av一区二区三区 | 蜜桃视频第一区免费观看| 精品99久久久久久| 色天天综合久久久久综合片| 日韩高清欧美激情| 自拍偷拍欧美激情| 91精品久久久久久久91蜜桃| 三级久久三级久久| 欧美tk—视频vk| 91麻豆6部合集magnet| 精品一区二区三区免费| 亚洲在线观看免费视频| 欧美日韩在线播放一区| 亚洲色欲色欲www| 色天使色偷偷av一区二区| 久久精品亚洲乱码伦伦中文| 青椒成人免费视频| 欧美日韩一区二区三区不卡 | 国产精品一区二区黑丝| 一区二区三区精品| 夜夜精品浪潮av一区二区三区| 欧美电影免费观看高清完整版在 | 欧美日韩久久不卡| 亚洲欧美日韩国产手机在线| 欧美性大战久久| 成人18视频在线播放| 日韩国产高清影视| **性色生活片久久毛片| 国产日韩精品久久久| 精品国产一二三区| 日韩欧美一区二区免费| 欧美男女性生活在线直播观看| 色噜噜狠狠色综合欧洲selulu| av在线不卡观看免费观看| 国产精品综合在线视频| 久久精品久久精品| 国产剧情一区二区三区| 国产精品资源网| 97久久精品人人爽人人爽蜜臀| 国产福利一区二区三区视频在线 | 天天av天天翘天天综合网色鬼国产| 26uuu国产在线精品一区二区| 日韩欧美成人一区二区| 国产日韩精品久久久| 亚洲电影第三页| 国产成人亚洲综合a∨猫咪| 91国内精品野花午夜精品| 日韩天堂在线观看| 亚洲人成在线观看一区二区| 日本午夜一本久久久综合| 成人av电影在线观看| 欧美一级在线视频| 亚洲视频狠狠干| 国内外精品视频| 91精品国产麻豆| 亚洲摸摸操操av| 国产激情偷乱视频一区二区三区| 色菇凉天天综合网| 中文字幕免费观看一区| 石原莉奈在线亚洲二区| 高清国产午夜精品久久久久久| 这里只有精品免费| 亚洲精品久久久蜜桃| 精品一区二区在线看| 欧美精品在线一区二区三区| 国产精品久久三区| 国产高清在线观看免费不卡| 日韩一级片网站| 久久99久国产精品黄毛片色诱| 欧美日韩精品电影| 亚洲第一二三四区| 91精品国产91综合久久蜜臀|