亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? 我購買的開發板帶的元程序
?? H
?? 第 1 頁 / 共 3 頁
字號:
   struct  XCERE_BITS  bit;
};  

// XCERF control register bit definitions:
struct  XCERF_BITS {       // bit description
   Uint16     XCEF0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEF15:1;      // 15  Receive Channel enable bit 
}; 

union XCERF_REG {
   Uint16                all;
   struct  XCERF_BITS  bit;
};                   

// RCERG control register bit definitions:
struct  RCERG_BITS {       // bit description
   Uint16     RCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEG15:1;      // 15  Receive Channel enable bit 
}; 

union RCERG_REG {
   Uint16                all;
   struct  RCERG_BITS  bit;
};  

// RCERH control register bit definitions:
struct  RCERH_BITS {       // bit description
   Uint16     RCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEH15:1;      // 15  Receive Channel enable bit 
}; 

union RCERH_REG {
   Uint16                all;
   struct  RCERH_BITS  bit;
};

// XCERG control register bit definitions:
struct  XCERG_BITS {       // bit description
   Uint16     XCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEG15:1;      // 15  Receive Channel enable bit 
}; 

union XCERG_REG {
   Uint16                all;
   struct  XCERG_BITS  bit;
};  

// XCERH control register bit definitions:
struct  XCERH_BITS {       // bit description
   Uint16     XCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEH15:1;      // 15  Receive Channel enable bit 
}; 

union XCERH_REG {
   Uint16                all;
   struct  XCERH_BITS  bit;
};

// McBSP FIFO Transmit register bit definitions:
struct  MFFTX_BITS {      // bit   description
   Uint16     IL:5;         // 4:0   Interrupt level
   Uint16     TXFFIENA:1;   // 5     Interrupt enable
   Uint16     INT_CLR:1;    // 6     Clear INT flag
   Uint16     INT:1;        // 7     INT flag
   Uint16     ST:5;         // 12:8  FIFO status
   Uint16     XRESET:1;     // 13    FIFO reset
   Uint16     MFFENA:1;     // 14    Enhancement enable
   Uint16     rsvd:1;       // 15    reserved
}; 

union MFFTX_REG {
   Uint16              all;
   struct MFFTX_BITS bit;
};

// McBSP FIFO recieve register bit definitions:
struct  MFFRX_BITS {      // bits  description
   Uint16 IL:5;             // 4:0   Interrupt level
   Uint16 RXFFIENA:1;       // 5     Interrupt enable
   Uint16 INT_CLR:1;        // 6     Clear INT flag
   Uint16 INT:1;            // 7     INT flag
   Uint16 ST:5;             // 12:8  FIFO status
   Uint16 RRESET:1;         // 13    FIFO reset
   Uint16 OVF_CLR:1;        // 14    Clear overflow
   Uint16 OVF:1;            // 15    FIFO overflow
}; 

union MFFRX_REG {
   Uint16              all;
   struct MFFRX_BITS bit;
};

// McBSP FIFO control register bit definitions:
struct  MFFCT_BITS {      // bits  description
    Uint16 TXDLY:8;         // 7:0   FIFO transmit delay
    Uint16 rsvd:7;          // 15:7  reserved
    Uint16 IACKM:1;         // 15    is IACK mode enable bit
};

union MFFCT_REG {
   Uint16               all;
   struct MFFCT_BITS  bit;
};
   
// McBSP FIFO INTERRUPT control register bit definitions:
struct  MFFINT_BITS {     // bits description
    Uint16     XINT:1;      // 0    XINT  interrupt enable
    Uint16     XEVTA:1;     // 1    XEVTA interrupt enable
    Uint16     RINT:1;      // 2    RINT  interrupt enable
    Uint16     REVTA:1;     // 3    REVTA interrupt enable
    Uint16     rsvd:12;     // 15:4 reserved
};

union MFFINT_REG {
   Uint16                all;
   struct MFFINT_BITS  bit;
};

// McBSP FIFO INTERRUPT status  register bit definitions:
struct  MFFST_BITS {     // bits description
    Uint16     EOBX:1;     // 0    EOBX flag
    Uint16     FSX:1;      // 1    FSX flag
    Uint16     EOBR:1;     // 2    EOBR flag
    Uint16     FSR:1;      // 3    FSR flag
    Uint16     rsvd:12;    // 15:4 reserved
};

union MFFST_REG {
   Uint16              all;
   struct MFFST_BITS bit;
};


//---------------------------------------------------------------------------
// McBSP Register File:
//
struct  MCBSP_REGS {      
   union DRR2_REG    DRR2;     // 0,  MCBSP Data receive register bits 31-16 
   union DRR1_REG    DRR1;     // 1,  MCBSP Data receive register bits 15-0 
   union DXR2_REG    DXR2;     // 2,  MCBSP Data transmit register bits 31-16 
   union DXR1_REG    DXR1;     // 3,  MCBSP Data transmit register bits 15-0 
   union SPCR2_REG   SPCR2;    // 4,  MCBSP control register bits 31-16 
   union SPCR1_REG   SPCR1;    // 5,  MCBSP control register bits 15-0 
   union RCR2_REG    RCR2;     // 6,  MCBSP receive control register bits 31-16 
   union RCR1_REG    RCR1;     // 7,  MCBSP receive control register bits 15-0 
   union XCR2_REG    XCR2;     // 8,  MCBSP transmit control register bits 31-16 
   union XCR1_REG    XCR1;     // 9,  MCBSP transmit control register bits 15-0 
   union SRGR2_REG   SRGR2;    // 10, MCBSP sample rate gen register bits 31-16 
   union SRGR1_REG   SRGR1;    // 11, MCBSP sample rate gen register bits 15-0  
   union MCR2_REG    MCR2;     // 12, MCBSP multichannel register bits 31-16 
   union MCR1_REG    MCR1;     // 13, MCBSP multichannel register bits 15-0    
   union RCERA_REG   RCERA;    // 14, MCBSP Receive channel enable partition A 
   union RCERB_REG   RCERB;    // 15, MCBSP Receive channel enable partition B 
   union XCERA_REG   XCERA;    // 16, MCBSP Transmit channel enable partition A 
   union XCERB_REG   XCERB;    // 17, MCBSP Transmit channel enable partition B            
   union PCR1_REG    PCR1;     // 18, MCBSP Pin control register bits 15-0  
   union RCERC_REG   RCERC;    // 19, MCBSP Receive channel enable partition C 
   union RCERD_REG   RCERD;    // 20, MCBSP Receive channel enable partition D
   union XCERC_REG   XCERC;    // 21, MCBSP Transmit channel enable partition C 
   union XCERD_REG   XCERD;    // 23, MCBSP Transmit channel enable partition D             
   union RCERE_REG   RCERE;    // 24, MCBSP Receive channel enable partition E 
   union RCERF_REG   RCERF;    // 25, MCBSP Receive channel enable partition F
   union XCERE_REG   XCERE;    // 26, MCBSP Transmit channel enable partition E
   union XCERF_REG   XCERF;    // 27, MCBSP Transmit channel enable partition F            
   union RCERG_REG   RCERG;    // 28, MCBSP Receive channel enable partition G
   union RCERH_REG   RCERH;    // 29, MCBSP Receive channel enable partition H
   union XCERG_REG   XCERG;    // 30, MCBSP Transmit channel enable partition G 
   union XCERH_REG   XCERH;    // 31, MCBSP Transmit channel enable partition H             
   Uint16  rsvd1;                // 32, reserved             
   union MFFTX_REG   MFFTX;    // 33, MCBSP Transmit FIFO register bits  
   union MFFRX_REG   MFFRX;    // 34, MCBSP Receive FIFO register bits
   union MFFCT_REG   MFFCT;    // 35, MCBSP FIFO control register bits    
   union MFFINT_REG  MFFINT;   // 36, MCBSP Interrupt register bits  
   union MFFST_REG   MFFST;    // 37, MCBSP Status register bits 
};

//---------------------------------------------------------------------------
// McBSP External References & Function Declarations:
//
extern volatile struct MCBSP_REGS McbspRegs;

#endif  // end of DSP28_MCBSP_H definition

//===========================================================================
// No more.
//===========================================================================

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
91欧美激情一区二区三区成人| 久久成人精品无人区| 国产欧美日韩亚州综合| 久久精品亚洲乱码伦伦中文| 国产日韩欧美电影| 亚洲欧美偷拍另类a∨色屁股| 国产精品久久久久精k8| 性做久久久久久免费观看| 久久精品国产亚洲高清剧情介绍| 精品一区二区三区免费毛片爱| 国产成人精品免费网站| 欧美日韩中文字幕一区| 777精品伊人久久久久大香线蕉| 欧美日韩一区二区在线视频| 精品国产乱码久久久久久影片| 亚洲欧美在线观看| 日韩主播视频在线| 一本到三区不卡视频| 久久婷婷成人综合色| 婷婷成人综合网| 一道本成人在线| 欧美极品aⅴ影院| 日韩高清不卡一区| 色综合 综合色| 亚洲国产精品t66y| 久久狠狠亚洲综合| 欧美四级电影在线观看| 日韩伦理av电影| 99精品国产91久久久久久| 精品国产麻豆免费人成网站| 图片区小说区国产精品视频| 色偷偷88欧美精品久久久| 久久精品亚洲麻豆av一区二区| 日韩高清国产一区在线| 欧美精三区欧美精三区| 亚洲精品第1页| 欧美三级蜜桃2在线观看| 一级特黄大欧美久久久| 91福利视频久久久久| 午夜免费久久看| 日韩欧美成人一区二区| 国产欧美日韩三级| 水野朝阳av一区二区三区| 国产精品一区二区久激情瑜伽| 日韩av一区二区三区四区| 麻豆91在线看| 欧美日韩精品三区| 波多野结衣中文字幕一区| 99re这里都是精品| 日韩欧美一级片| 国产精品久久久久影院亚瑟| 视频在线在亚洲| 麻豆国产欧美日韩综合精品二区| 欧美电影免费观看完整版| 亚洲国产高清不卡| 亚洲国产日韩在线一区模特| 强制捆绑调教一区二区| 欧美日韩亚洲高清一区二区| 国产乱码一区二区三区| 国产色产综合产在线视频| 日韩主播视频在线| 国产成人av福利| 欧美一级夜夜爽| 国产一二三精品| 一区二区三区日韩欧美精品| 欧美伦理影视网| 国产激情视频一区二区在线观看| 在线播放中文字幕一区| 国产91丝袜在线观看| 亚洲激情欧美激情| 日韩欧美国产不卡| 欧美一区二区三区婷婷月色| 紧缚奴在线一区二区三区| 亚洲欧洲日韩综合一区二区| 欧美成人综合网站| 欧美视频一二三区| 91福利视频网站| 色国产精品一区在线观看| 国产高清久久久| 欧美aaaaaa午夜精品| 亚洲国产一区二区三区| 亚洲精品国产a| 亚洲精品成人悠悠色影视| 一区二区三区久久久| 国产日韩v精品一区二区| 亚洲裸体xxx| 激情五月婷婷综合网| 色爱区综合激月婷婷| 这里只有精品电影| 欧美天天综合网| 欧美电影影音先锋| 欧美大尺度电影在线| 久久久久久久综合日本| 国产精品乱码妇女bbbb| 亚洲蜜臀av乱码久久精品| 亚洲小少妇裸体bbw| 久久99国产精品麻豆| 成人av综合在线| 欧美精品久久一区| 国产精品少妇自拍| 偷拍一区二区三区四区| 丝袜亚洲精品中文字幕一区| 亚洲精品视频一区| 美日韩一区二区| 成人视屏免费看| 正在播放一区二区| 亚洲欧洲综合另类| 激情五月播播久久久精品| youjizz久久| 欧美一级高清片| 亚洲精品写真福利| 国产精品2024| 欧美一级高清片| 亚洲一区二区视频| 92国产精品观看| 欧美国产禁国产网站cc| 午夜精品视频在线观看| 成人aa视频在线观看| 久久久久久久久久久黄色| 亚洲午夜精品在线| 色av一区二区| 亚洲激情一二三区| 99久久亚洲一区二区三区青草 | 国产精品456| 26uuu久久天堂性欧美| 日本不卡123| 久久综合网色—综合色88| 久久精品免费看| 久久婷婷国产综合精品青草| 热久久一区二区| 国产无一区二区| 懂色av一区二区三区免费看| 久久久国产精华| av在线不卡网| 亚洲一区二区三区中文字幕在线| 欧美午夜影院一区| 日本不卡视频在线| 久久综合网色—综合色88| 成人免费不卡视频| 一区二区成人在线| 日韩精品一区二区三区蜜臀 | 欧美一级欧美三级| 亚洲曰韩产成在线| 欧美老肥妇做.爰bbww| 久久99久久精品欧美| 国产欧美日韩精品一区| 色婷婷av一区二区三区软件 | 欧美一区午夜视频在线观看| 免费看欧美美女黄的网站| 国产精品久久久久久亚洲毛片 | 亚洲无人区一区| 久久久精品国产免费观看同学| 日本高清无吗v一区| 久久激情综合网| 亚洲一区在线视频| 精品国产区一区| 日韩中文字幕区一区有砖一区 | 激情综合网最新| 国产精品免费视频观看| 91精品国产麻豆国产自产在线| 国产成人精品免费在线| 日本欧美一区二区| 一区二区三区免费看视频| 欧美成人激情免费网| 色婷婷综合久久久中文一区二区| 国产自产高清不卡| 精品亚洲欧美一区| 久久99精品久久只有精品| 免费看欧美女人艹b| 天天色综合天天| 国产精品入口麻豆九色| 欧美电影免费观看完整版| 欧美一二三在线| 日韩欧美一级片| 在线综合视频播放| 精品国产乱码久久久久久图片| 69精品人人人人| 日韩欧美一区二区视频| 日韩精品一区二区在线| 精品久久久久久久人人人人传媒| 91精品国产日韩91久久久久久| 91麻豆精品国产91久久久使用方法| 欧美性大战久久久久久久| 欧美精品在线一区二区| 精品欧美一区二区久久| 国产精品久久久久一区| 夜夜精品浪潮av一区二区三区| 婷婷六月综合网| 国产寡妇亲子伦一区二区| 成人av电影在线| 97精品久久久久中文字幕| 成人激情免费视频| 欧美男人的天堂一二区| 7777精品伊人久久久大香线蕉最新版 | 国产一区二区毛片| 色呦呦国产精品| 国产欧美一区二区三区在线看蜜臀 | 欧美韩国日本综合| 亚洲日本va在线观看| 久久精品国产亚洲高清剧情介绍|