亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? 我購買的開發板帶的元程序
?? H
?? 第 1 頁 / 共 3 頁
字號:
   Uint16     RCEB11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEB12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEB13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEB14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEB15:1;      // 15  Receive Channel enable bit   
}; 

union RCERB_REG {
   Uint16                all;
   struct  RCERB_BITS  bit;
};

// XCERA control register bit definitions:
struct  XCERA_BITS {       // bit description
   Uint16     XCEA0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEA1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEA2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEA3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEA4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEA5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEA6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEA7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEA8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEA9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEA10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEA11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEA12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEA13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEA14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEA15:1;      // 15  Receive Channel enable bit 
}; 

union XCERA_REG {
   Uint16                all;
   struct  XCERA_BITS  bit;
};  

// XCERB control register bit definitions:
struct  XCERB_BITS {       // bit description
   Uint16     XCEB0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEB1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEB2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEB3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEB4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEB5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEB6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEB7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEB8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEB9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEB10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEB11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEB12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEB13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEB14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEB15:1;      // 15  Receive Channel enable bit 
}; 

union XCERB_REG {
   Uint16                all;
   struct  XCERB_BITS  bit;
};
  
// PCR1 control register bit definitions:
struct  PCR1_BITS {        // bit description
   Uint16     CLKRP:1;       // 0   Receive Clock polarity
   Uint16     CLKXP:1;       // 1   Transmit clock polarity  
   Uint16     FSRP:1;        // 2   Receive Frame synchronization polarity  
   Uint16     FSXP:1;        // 3   Transmit Frame synchronization polarity   
   Uint16     DR_STAT:1;     // 4   DR pin status - reserved for this McBSP  
   Uint16     DX_STAT:1;     // 5   DX pin status - reserved for this McBSP  
   Uint16     CLKS_STAT:1;   // 6   CLKS pin status - reserved for 28x -McBSP  
   Uint16     SCLKME:1;      // 7   Enhanced sample clock mode selection bit.
   Uint16     CLKRM:1;       // 8   Receiver Clock Mode 
   Uint16     CLKXM:1;       // 9   Transmitter Clock Mode.  
   Uint16     FSRM:1;        // 10  Receive Frame Synchronization Mode  
   Uint16     FSXM:1;        // 11  Transmit Frame Synchronization Mode
   Uint16     RIOEN:1;       // 12  General Purpose I/O Mode - reserved in this 28x-McBSP    
   Uint16     XIOEN:1;       // 13  General Purpose I/O Mode - reserved in this 28x-McBSP
   Uint16     IDEL_EN:1;     // 14  reserved in this 28x-McBSP
   Uint16     rsvd:1  ;      // 15  reserved
}; 

union PCR1_REG {
   Uint16               all;
   struct  PCR1_BITS  bit;
};
  
// RCERC control register bit definitions:
struct  RCERC_BITS {       // bit description
   Uint16     RCEC0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEC1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEC2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEC3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEC4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEC5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEC6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEC7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEC8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEC9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEC10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEC11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEC12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEC13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEC14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEC15:1;      // 15  Receive Channel enable bit 
}; 

union RCERC_REG {
   Uint16                all;
   struct  RCERC_BITS  bit;
};  

// RCERD control register bit definitions:
struct  RCERD_BITS {       // bit description
   Uint16     RCED0:1;       // 0   Receive Channel enable bit  
   Uint16     RCED1:1;       // 1   Receive Channel enable bit  
   Uint16     RCED2:1;       // 2   Receive Channel enable bit  
   Uint16     RCED3:1;       // 3   Receive Channel enable bit   
   Uint16     RCED4:1;       // 4   Receive Channel enable bit  
   Uint16     RCED5:1;       // 5   Receive Channel enable bit  
   Uint16     RCED6:1;       // 6   Receive Channel enable bit  
   Uint16     RCED7:1;       // 7   Receive Channel enable bit 
   Uint16     RCED8:1;       // 8   Receive Channel enable bit  
   Uint16     RCED9:1;       // 9   Receive Channel enable bit  
   Uint16     RCED10:1;      // 10  Receive Channel enable bit  
   Uint16     RCED11:1;      // 11  Receive Channel enable bit 
   Uint16     RCED12:1;      // 12  Receive Channel enable bit  
   Uint16     RCED13:1;      // 13  Receive Channel enable bit  
   Uint16     RCED14:1;      // 14  Receive Channel enable bit  
   Uint16     RCED15:1;      // 15  Receive Channel enable bit 
}; 

union RCERD_REG {
   Uint16                all;
   struct  RCERD_BITS  bit;
};

// XCERC control register bit definitions:
struct  XCERC_BITS {       // bit description
   Uint16     XCEC0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEC1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEC2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEC3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEC4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEC5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEC6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEC7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEC8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEC9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEC10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEC11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEC12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEC13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEC14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEC15:1;      // 15  Receive Channel enable bit 
}; 

union XCERC_REG {
   Uint16                all;
   struct  XCERC_BITS  bit;
};  

// XCERD control register bit definitions:
struct  XCERD_BITS {       // bit description
   Uint16     XCED0:1;       // 0   Receive Channel enable bit  
   Uint16     XCED1:1;       // 1   Receive Channel enable bit  
   Uint16     XCED2:1;       // 2   Receive Channel enable bit  
   Uint16     XCED3:1;       // 3   Receive Channel enable bit   
   Uint16     XCED4:1;       // 4   Receive Channel enable bit  
   Uint16     XCED5:1;       // 5   Receive Channel enable bit  
   Uint16     XCED6:1;       // 6   Receive Channel enable bit  
   Uint16     XCED7:1;       // 7   Receive Channel enable bit 
   Uint16     XCED8:1;       // 8   Receive Channel enable bit  
   Uint16     XCED9:1;       // 9   Receive Channel enable bit  
   Uint16     XCED10:1;      // 10  Receive Channel enable bit  
   Uint16     XCED11:1;      // 11  Receive Channel enable bit 
   Uint16     XCED12:1;      // 12  Receive Channel enable bit  
   Uint16     XCED13:1;      // 13  Receive Channel enable bit  
   Uint16     XCED14:1;      // 14  Receive Channel enable bit  
   Uint16     XCED15:1;      // 15  Receive Channel enable bit 
}; 

union XCERD_REG {
   Uint16                all;
   struct  XCERD_BITS  bit;
};
  
// RCERE control register bit definitions:
struct  RCERE_BITS {       // bit description
   Uint16     RCEE0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEE1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEE2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEE3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEE4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEE5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEE6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEE7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEE8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEE9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEE10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEE11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEE12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEE13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEE14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEE15:1;      // 15  Receive Channel enable bit 
}; 

union RCERE_REG {
   Uint16                all;
   struct  RCERE_BITS  bit;
};  

// RCERF control register bit definitions:
struct  RCERF_BITS {       // bit   description
   Uint16     RCEF0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEF15:1;      // 15  Receive Channel enable bit 
}; 

union RCERF_REG {
   Uint16                all;
   struct  RCERF_BITS  bit;
};

// XCERE control register bit definitions:
struct  XCERE_BITS {       // bit description
   Uint16     XCEE0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEE1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEE2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEE3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEE4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEE5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEE6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEE7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEE8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEE9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEE10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEE11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEE12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEE13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEE14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEE15:1;      // 15  Receive Channel enable bit 
}; 

union XCERE_REG {
   Uint16                all;

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
激情综合网最新| 亚洲欧美另类小说视频| 欧美少妇bbb| 99在线精品观看| 91热门视频在线观看| 99久久精品情趣| 91久久奴性调教| 欧美视频在线一区| 日韩一区二区三区三四区视频在线观看| 欧美少妇xxx| 精品精品欲导航| 久久久不卡网国产精品二区 | 免费高清在线一区| 久久精品99久久久| 国产精品一区二区久久不卡| 成人美女视频在线看| 色综合久久久久| 91精品麻豆日日躁夜夜躁| www国产亚洲精品久久麻豆| 中文字幕av一区二区三区免费看 | 久久一二三国产| 日韩精品一区二区三区在线观看 | 久久午夜老司机| 久久久久久久久久久99999| 日本一区二区三区高清不卡| 亚洲精品亚洲人成人网在线播放| 亚洲va欧美va天堂v国产综合| 精品在线观看视频| 99久久综合99久久综合网站| 欧美色大人视频| 久久久久久久电影| 亚洲综合999| 国产剧情一区二区| 一本一道久久a久久精品综合蜜臀 一本一道综合狠狠老 | 国产精品日产欧美久久久久| 亚洲自拍偷拍麻豆| 国产一区二区三区国产| 日本韩国欧美在线| 久久久久久久综合日本| 亚洲国产欧美另类丝袜| 成人综合在线网站| 91精品国产综合久久福利 | 7777精品伊人久久久大香线蕉| 精品国产凹凸成av人网站| 国产精品久久午夜夜伦鲁鲁| 日韩精品一二区| 91捆绑美女网站| 26uuu精品一区二区三区四区在线 26uuu精品一区二区在线观看 | 日韩影院在线观看| 色吊一区二区三区| 国产精品久久三| 精品一区二区在线播放| 欧美丰满高潮xxxx喷水动漫| 亚洲欧美一区二区三区孕妇| 国产麻豆成人传媒免费观看| 91麻豆精品国产综合久久久久久| 亚洲色图丝袜美腿| 福利电影一区二区三区| 精品处破学生在线二十三| 日韩不卡一二三区| 欧美日韩一区久久| 亚洲宅男天堂在线观看无病毒| av综合在线播放| 国产精品午夜在线观看| 国产精品一区二区三区网站| 337p粉嫩大胆色噜噜噜噜亚洲| 午夜精品久久久久久久久| 91久久免费观看| 亚洲观看高清完整版在线观看| 色综合天天综合狠狠| 亚洲欧美日韩久久| 91亚洲精品一区二区乱码| 亚洲欧洲99久久| 99视频在线精品| 尤物在线观看一区| 欧美日韩三级在线| 青青草国产精品97视觉盛宴| 678五月天丁香亚洲综合网| 日韩av在线免费观看不卡| 制服丝袜中文字幕一区| 日本午夜精品一区二区三区电影| 欧美一三区三区四区免费在线看| 蜜桃一区二区三区在线观看| 精品日韩在线观看| 国产精品66部| 亚洲欧美一区二区久久| 欧美日韩国产成人在线免费| 免费观看在线综合| 久久精子c满五个校花| 不卡的av在线播放| 亚洲一级片在线观看| 日韩一区和二区| 大桥未久av一区二区三区中文| 亚洲情趣在线观看| 7777精品伊人久久久大香线蕉最新版 | 欧美极品aⅴ影院| 色婷婷精品大在线视频| 日本视频一区二区三区| 国产精品视频免费| 欧美主播一区二区三区美女| 欧美96一区二区免费视频| 日本一区免费视频| 欧美人与z0zoxxxx视频| 国模冰冰炮一区二区| 综合婷婷亚洲小说| 欧美va天堂va视频va在线| 成人h动漫精品| 午夜激情一区二区| 亚洲国产精华液网站w| 欧美日韩夫妻久久| av亚洲精华国产精华| 秋霞国产午夜精品免费视频| 欧美国产97人人爽人人喊| 欧美日精品一区视频| 丁香一区二区三区| 日韩av网站免费在线| 国产精品毛片久久久久久| 日韩欧美一级特黄在线播放| 色先锋aa成人| 成人综合婷婷国产精品久久免费| 舔着乳尖日韩一区| 亚洲欧美国产77777| 国产午夜精品一区二区三区嫩草 | 亚洲国产精品久久久久秋霞影院| 国产亚洲一区二区在线观看| 在线成人高清不卡| 91久久国产最好的精华液| 粉嫩av一区二区三区粉嫩| 另类综合日韩欧美亚洲| 亚洲电影第三页| 最好看的中文字幕久久| 久久精品视频一区二区三区| 日韩一区二区三区三四区视频在线观看 | 日韩欧美中文字幕精品| 欧美又粗又大又爽| 99在线热播精品免费| 高清不卡在线观看av| 国产做a爰片久久毛片| 日本亚洲最大的色成网站www| 性欧美疯狂xxxxbbbb| 一区二区三区欧美在线观看| 国产精品毛片无遮挡高清| 国产日韩欧美a| 国产视频在线观看一区二区三区 | 国产日韩欧美电影| 久久久91精品国产一区二区精品| 精品sm捆绑视频| 精品免费视频.| 久久久噜噜噜久久中文字幕色伊伊| 日韩欧美一二三四区| 欧美r级电影在线观看| 精品女同一区二区| 久久久精品国产免费观看同学| 精品精品欲导航| 久久久久久久国产精品影院| 亚洲国产精品t66y| 亚洲欧美中日韩| 一区二区免费视频| 日韩影院在线观看| 激情综合色播五月| 国产成人一级电影| 91蜜桃网址入口| 欧美怡红院视频| 91精品国产综合久久精品图片| 日韩一级免费一区| 久久综合九色综合欧美亚洲| 国产精品天天看| 亚洲精品国产a| 青青草97国产精品免费观看 | 日韩一级完整毛片| 久久精品人人做| 亚洲人成伊人成综合网小说| 亚洲第一成年网| 韩国精品一区二区| 成人av影视在线观看| 精品视频一区 二区 三区| 日韩欧美成人激情| 国产精品国产馆在线真实露脸| 亚洲成a人v欧美综合天堂下载 | 国产精品羞羞答答xxdd| 波多野结衣亚洲一区| 欧美日韩大陆一区二区| 国产三级欧美三级| 亚洲成人黄色小说| 国产精品一区二区黑丝| 欧美日韩一区高清| 日本一区二区免费在线| 丝袜美腿亚洲色图| 成人精品一区二区三区四区| 777xxx欧美| 亚洲免费视频中文字幕| 久久国产精品第一页| 91浏览器打开| 久久久91精品国产一区二区精品 | 亚洲资源中文字幕| 成人午夜av在线| 日韩午夜中文字幕| 亚洲美女视频在线观看| 国产精品亚洲专一区二区三区| 欧美日韩精品一区二区三区 |