亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? dma.h

?? 內(nèi)核是系統(tǒng)的心臟
?? H
字號(hào):
/* $Id: dma.h,v 1.7 1992/12/14 00:29:34 root Exp root $
 * linux/include/asm/dma.h: Defines for using and allocating dma channels.
 * Written by Hennus Bergman, 1992.
 * High DMA channel support & info by Hannu Savolainen
 * and John Boyd, Nov. 1992.
 */

#ifndef _ASM_DMA_H
#define _ASM_DMA_H

#include <asm/io.h>		/* need byte IO */

#define deb_outb(x,y) {printk("out %02x, %02x\n", x, y);outb(x,y);}


#ifdef HAVE_REALLY_SLOW_DMA_CONTROLLER
#define outb	outb_p
#endif

/*
 * NOTES about DMA transfers:
 *
 *  controller 1: channels 0-3, byte operations, ports 00-1F
 *  controller 2: channels 4-7, word operations, ports C0-DF
 *
 *  - ALL registers are 8 bits only, regardless of transfer size
 *  - channel 4 is not used - cascades 1 into 2.
 *  - channels 0-3 are byte - addresses/counts are for physical bytes
 *  - channels 5-7 are word - addresses/counts are for physical words
 *  - transfers must not cross physical 64K (0-3) or 128K (5-7) boundaries
 *  - transfer count loaded to registers is 1 less than actual count
 *  - controller 2 offsets are all even (2x offsets for controller 1)
 *  - page registers for 5-7 don't use data bit 0, represent 128K pages
 *  - page registers for 0-3 use bit 0, represent 64K pages
 *
 * DMA transfers are limited to the lower 16MB of _physical_ memory.  
 * Note that addresses loaded into registers must be _physical_ addresses,
 * not logical addresses (which may differ if paging is active).
 *
 *  Address mapping for channels 0-3:
 *
 *   A23 ... A16 A15 ... A8  A7 ... A0    (Physical addresses)
 *    |  ...  |   |  ... |   |  ... |
 *    |  ...  |   |  ... |   |  ... |
 *    |  ...  |   |  ... |   |  ... |
 *   P7  ...  P0  A7 ... A0  A7 ... A0   
 * |    Page    | Addr MSB | Addr LSB |   (DMA registers)
 *
 *  Address mapping for channels 5-7:
 *
 *   A23 ... A17 A16 A15 ... A9 A8 A7 ... A1 A0    (Physical addresses)
 *    |  ...  |   \   \   ... \  \  \  ... \  \
 *    |  ...  |    \   \   ... \  \  \  ... \  (not used)
 *    |  ...  |     \   \   ... \  \  \  ... \
 *   P7  ...  P1 (0) A7 A6  ... A0 A7 A6 ... A0   
 * |      Page      |  Addr MSB   |  Addr LSB  |   (DMA registers)
 *
 * Again, channels 5-7 transfer _physical_ words (16 bits), so addresses
 * and counts _must_ be word-aligned (the lowest address bit is _ignored_ at
 * the hardware level, so odd-byte transfers aren't possible).
 *
 * Transfer count (_not # bytes_) is limited to 64K, represented as actual
 * count - 1 : 64K => 0xFFFF, 1 => 0x0000.  Thus, count is always 1 or more,
 * and up to 128K bytes may be transferred on channels 5-7 in one operation. 
 *
 */

#define MAX_DMA_CHANNELS	8

/* 8237 DMA controllers */
#define IO_DMA1_BASE	0x00	/* 8 bit slave DMA, channels 0..3 */
#define IO_DMA2_BASE	0xC0	/* 16 bit master DMA, ch 4(=slave input)..7 */

/* DMA controller registers */
#define DMA1_CMD_REG		0x08	/* command register (w) */
#define DMA1_STAT_REG		0x08	/* status register (r) */
#define DMA1_REQ_REG            0x09    /* request register (w) */
#define DMA1_MASK_REG		0x0A	/* single-channel mask (w) */
#define DMA1_MODE_REG		0x0B	/* mode register (w) */
#define DMA1_CLEAR_FF_REG	0x0C	/* clear pointer flip-flop (w) */
#define DMA1_TEMP_REG           0x0D    /* Temporary Register (r) */
#define DMA1_RESET_REG		0x0D	/* Master Clear (w) */
#define DMA1_CLR_MASK_REG       0x0E    /* Clear Mask */
#define DMA1_MASK_ALL_REG       0x0F    /* all-channels mask (w) */

#define DMA2_CMD_REG		0xD0	/* command register (w) */
#define DMA2_STAT_REG		0xD0	/* status register (r) */
#define DMA2_REQ_REG            0xD2    /* request register (w) */
#define DMA2_MASK_REG		0xD4	/* single-channel mask (w) */
#define DMA2_MODE_REG		0xD6	/* mode register (w) */
#define DMA2_CLEAR_FF_REG	0xD8	/* clear pointer flip-flop (w) */
#define DMA2_TEMP_REG           0xDA    /* Temporary Register (r) */
#define DMA2_RESET_REG		0xDA	/* Master Clear (w) */
#define DMA2_CLR_MASK_REG       0xDC    /* Clear Mask */
#define DMA2_MASK_ALL_REG       0xDE    /* all-channels mask (w) */

#define DMA_ADDR_0              0x00    /* DMA address registers */
#define DMA_ADDR_1              0x02
#define DMA_ADDR_2              0x04
#define DMA_ADDR_3              0x06
#define DMA_ADDR_4              0xC0
#define DMA_ADDR_5              0xC4
#define DMA_ADDR_6              0xC8
#define DMA_ADDR_7              0xCC

#define DMA_CNT_0               0x01    /* DMA count registers */
#define DMA_CNT_1               0x03
#define DMA_CNT_2               0x05
#define DMA_CNT_3               0x07
#define DMA_CNT_4               0xC2
#define DMA_CNT_5               0xC6
#define DMA_CNT_6               0xCA
#define DMA_CNT_7               0xCE

#define DMA_PAGE_0              0x87    /* DMA page registers */
#define DMA_PAGE_1              0x83
#define DMA_PAGE_2              0x81
#define DMA_PAGE_3              0x82
#define DMA_PAGE_5              0x8B
#define DMA_PAGE_6              0x89
#define DMA_PAGE_7              0x8A

#define DMA_MODE_READ	0x44	/* I/O to memory, no autoinit, increment, single mode */
#define DMA_MODE_WRITE	0x48	/* memory to I/O, no autoinit, increment, single mode */
#define DMA_MODE_CASCADE 0xC0   /* pass thru DREQ->HRQ, DACK<-HLDA only */

/* enable/disable a specific DMA channel */
static __inline__ void enable_dma(unsigned int dmanr)
{
	if (dmanr<=3)
		deb_outb(dmanr,  DMA1_MASK_REG)
	else
		deb_outb(dmanr & 3,  DMA2_MASK_REG);
}

static __inline__ void disable_dma(unsigned int dmanr)
{
	if (dmanr<=3)
		deb_outb(dmanr | 4,  DMA1_MASK_REG)
	else
		deb_outb((dmanr & 3) | 4,  DMA2_MASK_REG);
}

/* Clear the 'DMA Pointer Flip Flop'.
 * Write 0 for LSB/MSB, 1 for MSB/LSB access.
 * Use this once to initialize the FF to a known state.
 * After that, keep track of it. :-)
 * --- In order to do that, the DMA routines below should ---
 * --- only be used while interrupts are disabled! ---
 */
static __inline__ void clear_dma_ff(unsigned int dmanr)
{
	if (dmanr<=3)
		deb_outb(0,  DMA1_CLEAR_FF_REG)
	else
		deb_outb(0,  DMA2_CLEAR_FF_REG);
}

/* set mode (above) for a specific DMA channel */
static __inline__ void set_dma_mode(unsigned int dmanr, char mode)
{
	if (dmanr<=3)
		deb_outb(mode | dmanr,  DMA1_MODE_REG)
	else
		deb_outb(mode | (dmanr&3),  DMA2_MODE_REG);
}

/* Set only the page register bits of the transfer address.
 * This is used for successive transfers when we know the contents of
 * the lower 16 bits of the DMA current address register, but a 64k boundary
 * may have been crossed.
 */
static __inline__ void set_dma_page(unsigned int dmanr, char pagenr)
{
	switch(dmanr) {
		case 0:
			deb_outb(pagenr, DMA_PAGE_0);
			break;
		case 1:
			deb_outb(pagenr, DMA_PAGE_1);
			break;
		case 2:
			deb_outb(pagenr, DMA_PAGE_2);
			break;
		case 3:
			deb_outb(pagenr, DMA_PAGE_3);
			break;
		case 5:
			deb_outb(pagenr & 0xfe, DMA_PAGE_5);
			break;
		case 6:
			deb_outb(pagenr & 0xfe, DMA_PAGE_6);
			break;
		case 7:
			deb_outb(pagenr & 0xfe, DMA_PAGE_7);
			break;
	}
}


/* Set transfer address & page bits for specific DMA channel.
 * Assumes dma flipflop is clear.
 */
static __inline__ void set_dma_addr(unsigned int dmanr, unsigned int a)
{
	set_dma_page(dmanr, a>>16);
	if (dmanr <= 3)  {
	    deb_outb( a & 0xff, ((dmanr&3)<<1) + IO_DMA1_BASE );
            deb_outb( (a>>8) & 0xff, ((dmanr&3)<<1) + IO_DMA1_BASE )
	}  else  {
	    deb_outb( (a>>1) & 0xff, ((dmanr&3)<<2) + IO_DMA2_BASE );
	    deb_outb( (a>>9) & 0xff, ((dmanr&3)<<2) + IO_DMA2_BASE );
	}
}


/* Set transfer size (max 64k for DMA1..3, 128k for DMA5..7) for
 * a specific DMA channel.
 * You must ensure the parameters are valid.
 * NOTE: from a manual: "the number of transfers is one more
 * than the initial word count"! This is taken into account.
 * Assumes dma flip-flop is clear.
 * NOTE 2: "count" represents _bytes_ and must be even for channels 5-7.
 */
static __inline__ void set_dma_count(unsigned int dmanr, unsigned int count)
{
        count--;
	if (dmanr <= 3)  {
	    deb_outb( count & 0xff, ((dmanr&3)<<1) + 1 + IO_DMA1_BASE );
	    deb_outb( (count>>8) & 0xff, ((dmanr&3)<<1) + 1 + IO_DMA1_BASE );
        } else {
	    deb_outb( (count>>1) & 0xff, ((dmanr&3)<<2) + 2 + IO_DMA2_BASE );
	    deb_outb( (count>>9) & 0xff, ((dmanr&3)<<2) + 2 + IO_DMA2_BASE );
        }
}


/* Get DMA residue count. After a DMA transfer, this
 * should return zero. Reading this while a DMA transfer is
 * still in progress will return unpredictable results.
 * If called before the channel has been used, it may return 1.
 * Otherwise, it returns the number of _bytes_ left to transfer.
 *
 * Assumes DMA flip-flop is clear.
 */
static __inline__ int get_dma_residue(unsigned int dmanr)
{
	unsigned int io_port = (dmanr<=3)? ((dmanr&3)<<1) + 1 + IO_DMA1_BASE
					 : ((dmanr&3)<<2) + 2 + IO_DMA2_BASE;

	/* using short to get 16-bit wrap around */
	unsigned short count;

	count = 1 + inb(io_port);
	count += inb(io_port) << 8;
	
	return (dmanr<=3)? count : (count<<1);
}


/* These are in kernel/dma.c: */
extern int request_dma(unsigned int dmanr);	/* reserve a DMA channel */
extern void free_dma(unsigned int dmanr);	/* release it again */


#endif /* _ASM_DMA_H */

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲精品自拍动漫在线| 国产网站一区二区| 日韩精品欧美精品| 3d动漫精品啪啪| 久久国产福利国产秒拍| 久久久久久久久久久黄色| 国产福利精品一区| 一区二区三区免费观看| 欧美久久久影院| 激情成人综合网| 国产精品久久久久久久久搜平片 | 一区二区三区中文字幕电影| 色网综合在线观看| 日韩一区精品视频| 日本一区二区电影| 欧美午夜不卡在线观看免费| 麻豆中文一区二区| 亚洲欧美自拍偷拍色图| 欧美精品一二三| 国产成人av自拍| 亚洲一区二区在线观看视频 | 欧美日韩日日夜夜| 色狠狠综合天天综合综合| 欧美三片在线视频观看| 免费精品视频最新在线| 久久精品一区四区| 欧美三日本三级三级在线播放| 蜜臀av亚洲一区中文字幕| 中文字幕不卡在线| 日韩一区二区免费在线电影| 成人精品一区二区三区中文字幕| 亚洲五月六月丁香激情| 精品国产三级a在线观看| 91在线小视频| 久久国产福利国产秒拍| 亚洲一区二区综合| 国产精品三级久久久久三级| 日韩一区二区免费电影| 91小视频在线| 国产精华液一区二区三区| 五月天精品一区二区三区| 蜜臀精品一区二区三区在线观看 | 欧美久久一区二区| 国产不卡视频在线观看| 日本不卡视频在线| 一级特黄大欧美久久久| 欧美高清在线一区| 欧美电影免费观看高清完整版| 在线视频欧美区| 成人丝袜高跟foot| 久久99精品久久久久久| 亚洲成人www| 亚洲精品菠萝久久久久久久| 国产性天天综合网| 精品日韩在线观看| 91精品国产麻豆国产自产在线| 91丝袜美腿高跟国产极品老师| 国产精品影音先锋| 另类小说色综合网站| 亚洲一区二区三区四区五区黄| 国产精品全国免费观看高清 | 日韩中文字幕一区二区三区| 亚洲美女淫视频| 中文字幕在线不卡国产视频| 国产欧美在线观看一区| 国产日韩欧美精品一区| 久久一区二区三区四区| 日韩欧美国产电影| 日韩精品一区二| 日韩欧美国产成人一区二区| 日韩欧美一二三| 精品国产欧美一区二区| 欧美xxxxx裸体时装秀| 日韩视频在线永久播放| 欧美一级xxx| 日韩欧美国产综合一区 | 日韩一级免费观看| 日韩欧美中文一区| 欧美成人女星排行榜| 欧美成人午夜电影| 久久久久国产免费免费| 日本一区二区三区四区| 国产午夜三级一区二区三| 欧美激情一区三区| 成人免费在线观看入口| 亚洲精品国产视频| 亚洲成人在线免费| 美女视频黄频大全不卡视频在线播放| 久久精品999| 国产成人8x视频一区二区| 99久久婷婷国产精品综合| 色婷婷久久综合| 欧美一区日本一区韩国一区| 欧美成人在线直播| 国产精品久线在线观看| 一级中文字幕一区二区| 丝袜脚交一区二区| 国产乱人伦偷精品视频不卡| 99视频国产精品| 欧美日韩日日骚| 精品av综合导航| 麻豆国产91在线播放| 国产成人午夜99999| 在线视频亚洲一区| 日韩欧美在线123| 国产精品久久久久久久午夜片| 一区二区不卡在线播放| 免费久久99精品国产| 成人精品小蝌蚪| 欧美精品在欧美一区二区少妇| 日韩限制级电影在线观看| 亚洲国产精品二十页| 亚洲国产一二三| 国产精品一区在线观看你懂的| 色综合天天视频在线观看| 日韩一区二区三区电影| 国产精品欧美久久久久无广告| 亚洲福利一区二区| 国产精品资源在线看| 欧美视频三区在线播放| 久久奇米777| 亚洲五码中文字幕| 夫妻av一区二区| 91精品免费在线| 国产精品视频一二三| 婷婷综合另类小说色区| 成人高清伦理免费影院在线观看| 欧美日韩一级视频| 中文字幕一区二区三区四区不卡| 美女网站一区二区| 欧美在线不卡视频| 中文幕一区二区三区久久蜜桃| 日韩国产精品91| 色噜噜夜夜夜综合网| 久久久精品黄色| 蜜乳av一区二区三区| 欧美日韩一区二区三区四区五区 | 精品盗摄一区二区三区| 亚洲成av人综合在线观看| av电影一区二区| 久久综合久久久久88| 日日欢夜夜爽一区| 欧美在线三级电影| 亚洲视频免费在线观看| 国产精品77777| 久久综合狠狠综合| 奇米影视一区二区三区小说| 欧美性极品少妇| 国产精品久久久久一区二区三区 | 久草精品在线观看| 日韩一级大片在线观看| 天天综合色天天| 欧美亚洲国产一区在线观看网站| 中文字幕一区二区三区在线播放 | 欧美精品久久99| 亚洲成人你懂的| 欧美日韩国产三级| 亚洲成人午夜电影| 欧美日韩一区二区三区高清 | 国产电影精品久久禁18| 久久综合中文字幕| 国产激情一区二区三区桃花岛亚洲| 精品日韩欧美在线| 老司机精品视频在线| 日韩欧美区一区二| 欧美日韩色综合| 亚洲成av人影院| 在线成人高清不卡| 日本成人在线一区| 精品欧美乱码久久久久久1区2区| 久久精品国产成人一区二区三区| 日韩小视频在线观看专区| 精品影院一区二区久久久| 91视频免费观看| 中文成人av在线| bt欧美亚洲午夜电影天堂| 国产精品看片你懂得| 91日韩在线专区| 夜夜爽夜夜爽精品视频| 欧美日韩国产影片| 免费成人在线影院| 国产亚洲精品中文字幕| 99精品久久只有精品| 一区二区三区在线视频观看| 欧美日韩视频在线一区二区| 日本伊人午夜精品| 欧美精品一区二区高清在线观看| 国产高清在线观看免费不卡| 国产精品传媒入口麻豆| 欧美日韩日本视频| 久久av资源网| 中文字幕一区二区三区在线不卡| 欧美在线观看禁18| 久久99久久精品欧美| 国产精品电影院| 欧美日韩一区二区三区高清 | 国产精品国产三级国产普通话三级 | 天堂一区二区在线| 久久综合视频网| 在线精品国精品国产尤物884a|