亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? pci.h

?? pxa270對應(yīng)的uboot程序
?? H
字號:
/* PCI.h - PCI functions header file *//* Copyright - Galileo technology. */#ifndef __INCpcih#define __INCpcih/* includes */#include"core.h"#include"memory.h"/* According to PCI REV 2.1 MAX agents allowed on the bus are -21- */#define PCI_MAX_DEVICES 22/* Macros *//* The next Macros configurate the initiator board (SELF) or any any agent on   the PCI to become: MASTER, response to MEMORY transactions , response to   IO transactions or TWO both MEMORY_IO transactions. Those configuration   are for both PCI0 and PCI1. */#define PCI_MEMORY_ENABLE(host, deviceNumber) pciWriteConfigReg(host,	       \	  PCI_STATUS_AND_COMMAND,deviceNumber,MEMORY_ENABLE |		     \	  pciReadConfigReg(host, PCI_STATUS_AND_COMMAND,deviceNumber) )#define PCI_IO_ENABLE(host, deviceNumber) pciWriteConfigReg(host,	       \	  PCI_STATUS_AND_COMMAND,deviceNumber,I_O_ENABLE |		     \	  pciReadConfigReg(host, PCI_STATUS_AND_COMMAND,deviceNumber) )#define PCI_SLAVE_ENABLE(host, deviceNumber) pciWriteConfigReg(host,	       \	  PCI_STATUS_AND_COMMAND,deviceNumber,MEMORY_ENABLE | I_O_ENABLE |   \	  pciReadConfigReg(host, PCI_STATUS_AND_COMMAND,deviceNumber) )#define PCI_DISABLE(host, deviceNumber) pciWriteConfigReg(host,		       \	  PCI_STATUS_AND_COMMAND,deviceNumber,0xfffffff8  &		     \	  pciReadConfigReg(host, PCI_STATUS_AND_COMMAND,deviceNumber))#define PCI_MASTER_ENABLE(host,deviceNumber) pciWriteConfigReg(host,	       \	  PCI_STATUS_AND_COMMAND,deviceNumber,MASTER_ENABLE |		     \	  pciReadConfigReg(host,PCI_STATUS_AND_COMMAND,deviceNumber) )#define PCI_MASTER_DISABLE(deviceNumber) pciWriteConfigReg(host,	      \	  PCI_STATUS_AND_COMMAND,deviceNumber,~MASTER_ENABLE &		     \	  pciReadConfigReg(host,PCI_STATUS_AND_COMMAND,deviceNumber) )#define		MASTER_ENABLE			BIT2#define		MEMORY_ENABLE			BIT1#define		I_O_ENABLE			BIT0#define	    SELF		    32/* Agent on the PCI bus may have up to 6 BARS. */#define	    BAR0		    0x10#define	    BAR1		    0x14#define	    BAR2		    0x18#define	    BAR3		    0x1c#define	    BAR4		    0x20#define	    BAR5		    0x24#define		BAR_SEL_MEM_IO			BIT0#define		BAR_MEM_TYPE_32_BIT		NO_BIT#define		BAR_MEM_TYPE_BELOW_1M		       BIT1#define		BAR_MEM_TYPE_64_BIT			      BIT2#define		BAR_MEM_TYPE_RESERVED		      (BIT1 | BIT2)#define		BAR_MEM_TYPE_MASK		      (BIT1 | BIT2)#define		BAR_PREFETCHABLE				      BIT3#define		BAR_CONFIG_MASK			(BIT0 | BIT1 | BIT2 | BIT3)/* Defines for the access regions. */#define	    PREFETCH_ENABLE		    BIT12#define	    PREFETCH_DISABLE		    NO_BIT#define	    DELAYED_READ_ENABLE		    BIT13/* #define     CACHING_ENABLE		       BIT14 *//* aggressive prefetch: PCI slave prefetch two burst in advance*/#define	    AGGRESSIVE_PREFETCH		     BIT16/* read line aggresive prefetch: PCI slave prefetch two burst in advance*/#define	    READ_LINE_AGGRESSIVE_PREFETCH   BIT17/* read multiple aggresive prefetch: PCI slave prefetch two burst in advance*/#define	    READ_MULTI_AGGRESSIVE_PREFETCH  BIT18#define	    MAX_BURST_4			    NO_BIT#define	    MAX_BURST_8			    BIT20  /* Bits[21:20] = 01 */#define	    MAX_BURST_16		    BIT21  /* Bits[21:20] = 10 */#define	    PCI_BYTE_SWAP		    NO_BIT /* Bits[25:24] = 00 */#define	    PCI_NO_SWAP			    BIT24  /* Bits[25:24] = 01 */#define	    PCI_BYTE_AND_WORD_SWAP	    BIT25  /* Bits[25:24] = 10 */#define	    PCI_WORD_SWAP		   (BIT24 | BIT25) /* Bits[25:24] = 11 */#define	    PCI_ACCESS_PROTECT		    BIT28#define	    PCI_WRITE_PROTECT		    BIT29/* typedefs */typedef enum __pciAccessRegions{REGION0,REGION1,REGION2,REGION3,REGION4,REGION5,				REGION6,REGION7} PCI_ACCESS_REGIONS;typedef enum __pciAgentPrio{LOW_AGENT_PRIO,HI_AGENT_PRIO} PCI_AGENT_PRIO;typedef enum __pciAgentPark{PARK_ON_AGENT,DONT_PARK_ON_AGENT} PCI_AGENT_PARK;typedef enum __pciSnoopType{PCI_NO_SNOOP,PCI_SNOOP_WT,PCI_SNOOP_WB}			    PCI_SNOOP_TYPE;typedef enum __pciSnoopRegion{PCI_SNOOP_REGION0,PCI_SNOOP_REGION1,			      PCI_SNOOP_REGION2,PCI_SNOOP_REGION3}			      PCI_SNOOP_REGION;typedef enum __memPciHost{PCI_HOST0,PCI_HOST1} PCI_HOST;typedef enum __memPciRegion{PCI_REGION0,PCI_REGION1,			 PCI_REGION2,PCI_REGION3,			 PCI_IO}			 PCI_REGION;/*ronen 7/Dec/03 */typedef enum __pci_bar_windows{PCI_CS0_BAR, PCI_CS1_BAR, PCI_CS2_BAR,			       PCI_CS3_BAR, PCI_DEV_CS0_BAR, PCI_DEV_CS1_BAR,			       PCI_DEV_CS2_BAR, PCI_DEV_CS3_BAR, PCI_BOOT_CS_BAR,			       PCI_MEM_INT_REG_BAR, PCI_IO_INT_REG_BAR,			       PCI_P2P_MEM0_BAR, PCI_P2P_MEM1_BAR,			       PCI_P2P_IO_BAR, PCI_CPU_BAR, PCI_INT_SRAM_BAR,			       PCI_LAST_BAR} PCI_INTERNAL_BAR;typedef struct pciBar {    unsigned int detectBase;    unsigned int base;    unsigned int size;    unsigned int type;} PCI_BAR;typedef struct pciDevice {    PCI_HOST	     host;    char	    type[40];    unsigned int    deviceNum;    unsigned int    venID;    unsigned int    deviceID;    PCI_BAR bar[6];} PCI_DEVICE;typedef struct pciSelfBars {    unsigned int    SCS0Base;    unsigned int    SCS0Size;    unsigned int    SCS1Base;    unsigned int    SCS1Size;    unsigned int    SCS2Base;    unsigned int    SCS2Size;    unsigned int    SCS3Base;    unsigned int    SCS3Size;    unsigned int    internalMemBase;    unsigned int    internalIOBase;    unsigned int    CS0Base;    unsigned int    CS0Size;    unsigned int    CS1Base;    unsigned int    CS1Size;    unsigned int    CS2Base;    unsigned int    CS2Size;    unsigned int    CS3Base;    unsigned int    CS3Size;    unsigned int    CSBootBase;    unsigned int    CSBootSize;    unsigned int    P2PMem0Base;    unsigned int    P2PMem0Size;    unsigned int    P2PMem1Base;    unsigned int    P2PMem1Size;    unsigned int    P2PIOBase;    unsigned int    P2PIOSize;    unsigned int    CPUBase;    unsigned int    CPUSize;} PCI_SELF_BARS;/* read/write configuration registers on local PCI bus. */void pciWriteConfigReg(PCI_HOST host, unsigned int regOffset,		       unsigned int pciDevNum, unsigned int data);unsigned int pciReadConfigReg (PCI_HOST host, unsigned int regOffset,			       unsigned int pciDevNum);/* read/write configuration registers on another PCI bus. */void pciOverBridgeWriteConfigReg(PCI_HOST host,				 unsigned int regOffset,				 unsigned int pciDevNum,				 unsigned int busNum,unsigned int data);unsigned int pciOverBridgeReadConfigReg(PCI_HOST host,					unsigned int regOffset,					unsigned int pciDevNum,					unsigned int busNum);/* Performs full scane on both PCI and returns all detail possible on the   agents which exist on the bus. */void pciScanDevices(PCI_HOST host, PCI_DEVICE *pci0Detect,		    unsigned int numberOfElment);/*	Master`s memory space	*/bool pciMapSpace(PCI_HOST host, PCI_REGION region,		unsigned int remapBase,		unsigned int deviceBase,		unsigned int deviceLength);unsigned int pciGetSpaceBase(PCI_HOST host, PCI_REGION region);unsigned int pciGetSpaceSize(PCI_HOST host, PCI_REGION region);/*	Slave`s memory space   */void pciMapMemoryBank(PCI_HOST host, MEMORY_BANK bank,		      unsigned int pci0Dram0Base, unsigned int pci0Dram0Size);#if 0 /* GARBAGE routines - dont use till they get cleaned up */void pci0ScanSelfBars(PCI_SELF_BARS *pci0SelfBars);void pci1ScanSelfBars(PCI_SELF_BARS *pci1SelfBars);void pci0MapInternalRegSpace(unsigned int pci0InternalBase);void pci1MapInternalRegSpace(unsigned int pci1InternalBase);void pci0MapInternalRegIOSpace(unsigned int pci0InternalBase);void pci1MapInternalRegIOSpace(unsigned int pci1InternalBase);void pci0MapDevice0MemorySpace(unsigned int pci0Dev0Base,			       unsigned int pci0Dev0Length);void pci1MapDevice0MemorySpace(unsigned int pci1Dev0Base,			       unsigned int pci1Dev0Length);void pci0MapDevice1MemorySpace(unsigned int pci0Dev1Base,			       unsigned int pci0Dev1Length);void pci1MapDevice1MemorySpace(unsigned int pci1Dev1Base,			       unsigned int pci1Dev1Length);void pci0MapDevice2MemorySpace(unsigned int pci0Dev2Base,			       unsigned int pci0Dev2Length);void pci1MapDevice2MemorySpace(unsigned int pci1Dev2Base,			       unsigned int pci1Dev2Length);void pci0MapDevice3MemorySpace(unsigned int pci0Dev3Base,			       unsigned int pci0Dev3Length);void pci1MapDevice3MemorySpace(unsigned int pci1Dev3Base,			       unsigned int pci1Dev3Length);void pci0MapBootDeviceMemorySpace(unsigned int pci0DevBootBase,				  unsigned int pci0DevBootLength);void pci1MapBootDeviceMemorySpace(unsigned int pci1DevBootBase,				  unsigned int pci1DevBootLength);void pci0MapP2pMem0Space(unsigned int pci0P2pMem0Base,			 unsigned int pci0P2pMem0Length);void pci1MapP2pMem0Space(unsigned int pci1P2pMem0Base,			 unsigned int pci1P2pMem0Length);void pci0MapP2pMem1Space(unsigned int pci0P2pMem1Base,			 unsigned int pci0P2pMem1Length);void pci1MapP2pMem1Space(unsigned int pci1P2pMem1Base,			 unsigned int pci1P2pMem1Length);void pci0MapP2pIoSpace(unsigned int pci0P2pIoBase,		       unsigned int pci0P2pIoLength);void pci1MapP2pIoSpace(unsigned int pci1P2pIoBase,		       unsigned int pci1P2pIoLength);void pci0MapCPUspace(unsigned int pci0CpuBase, unsigned int pci0CpuLengs);void pci1MapCPUspace(unsigned int pci1CpuBase, unsigned int pci1CpuLengs);#endif/* PCI region options */bool  pciSetRegionFeatures(PCI_HOST host, PCI_ACCESS_REGIONS region,	unsigned int features, unsigned int baseAddress,	unsigned int regionLength);void  pciDisableAccessRegion(PCI_HOST host, PCI_ACCESS_REGIONS region);/* PCI arbiter */bool pciArbiterEnable(PCI_HOST host);bool pciArbiterDisable(PCI_HOST host);bool pciSetArbiterAgentsPriority(PCI_HOST host, PCI_AGENT_PRIO internalAgent,				  PCI_AGENT_PRIO externalAgent0,				  PCI_AGENT_PRIO externalAgent1,				  PCI_AGENT_PRIO externalAgent2,				  PCI_AGENT_PRIO externalAgent3,				  PCI_AGENT_PRIO externalAgent4,				  PCI_AGENT_PRIO externalAgent5);bool pciSetArbiterAgentsPriority(PCI_HOST host, PCI_AGENT_PRIO internalAgent,				  PCI_AGENT_PRIO externalAgent0,				  PCI_AGENT_PRIO externalAgent1,				  PCI_AGENT_PRIO externalAgent2,				  PCI_AGENT_PRIO externalAgent3,				  PCI_AGENT_PRIO externalAgent4,				  PCI_AGENT_PRIO externalAgent5);bool pciParkingDisable(PCI_HOST host, PCI_AGENT_PARK internalAgent,			PCI_AGENT_PARK externalAgent0,			PCI_AGENT_PARK externalAgent1,			PCI_AGENT_PARK externalAgent2,			PCI_AGENT_PARK externalAgent3,			PCI_AGENT_PARK externalAgent4,			PCI_AGENT_PARK externalAgent5);bool pciEnableBrokenAgentDetection(PCI_HOST host, unsigned char brokenValue);bool pciEnableBrokenAgentDetection(PCI_HOST host, unsigned char brokenValue);/* PCI-to-PCI (P2P) */bool pciP2PConfig(PCI_HOST host,		  unsigned int SecondBusLow,unsigned int SecondBusHigh,		  unsigned int busNum,unsigned int devNum);/* PCI Cache-coherency */bool pciSetRegionSnoopMode(PCI_HOST host, PCI_SNOOP_REGION region,			    PCI_SNOOP_TYPE snoopType,			    unsigned int baseAddress,			    unsigned int regionLength);PCI_DEVICE * pciFindDevice(unsigned short ven, unsigned short dev);#endif /* __INCpcih */

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
中文字幕在线不卡| 国产精品一级在线| 精品无码三级在线观看视频| 成人黄页在线观看| 日韩欧美综合在线| 亚洲欧美aⅴ...| 精品亚洲国产成人av制服丝袜| 欧美性感一类影片在线播放| 久久久一区二区三区| 午夜精品aaa| 99久久久久免费精品国产| 精品sm捆绑视频| 日韩精品每日更新| 欧美日韩精品一区二区三区蜜桃| 国产精品久久久久久久久搜平片| 久久成人免费网站| 欧美一区二区三区视频免费| 一区二区三区精品在线观看| 成人晚上爱看视频| 久久久久久久久久久久久夜| 日韩精品福利网| 欧美日韩激情一区二区| 一区二区三区在线高清| 99免费精品视频| 国产精品三级av| 国产成人a级片| 中文子幕无线码一区tr| 国产一区日韩二区欧美三区| 欧美成人video| 麻豆成人在线观看| 欧美zozo另类异族| 精品一二线国产| 久久毛片高清国产| 国产成人亚洲综合a∨猫咪| 26uuu精品一区二区三区四区在线| 美腿丝袜亚洲色图| 26uuu欧美| 成人av电影在线| 一区二区中文视频| 一本色道久久综合亚洲aⅴ蜜桃 | 国产永久精品大片wwwapp| 日韩欧美在线综合网| 久久黄色级2电影| 久久亚区不卡日本| 波多野结衣一区二区三区| 亚洲欧洲日韩女同| 在线观看91精品国产入口| 一区二区三区四区国产精品| 欧美三级资源在线| 日本一不卡视频| 精品欧美乱码久久久久久| 国产精品中文字幕欧美| 亚洲国产高清在线| 在线免费观看视频一区| 五月天亚洲婷婷| 久久久午夜精品理论片中文字幕| 成人激情动漫在线观看| 亚洲午夜免费福利视频| 日韩欧美视频一区| 国产91高潮流白浆在线麻豆 | 亚洲国产一区二区三区| 日韩欧美成人激情| 99国内精品久久| 天天综合日日夜夜精品| 久久久精品天堂| 色哟哟在线观看一区二区三区| 亚洲成人资源在线| 2020国产精品| 在线视频中文字幕一区二区| 看国产成人h片视频| 国产精品国产自产拍高清av | 国产精品免费丝袜| 在线亚洲免费视频| 韩国v欧美v日本v亚洲v| 一区二区三区电影在线播| 精品免费日韩av| 在线一区二区三区| 捆绑紧缚一区二区三区视频| 国产精品乱码久久久久久| 7777精品伊人久久久大香线蕉| 国产毛片精品国产一区二区三区| 一区二区三区中文在线| 精品免费国产二区三区| 在线观看网站黄不卡| 国产精品一区二区免费不卡| 亚洲一区二区在线视频| 精品国产乱码久久久久久老虎| 91浏览器在线视频| 国产激情精品久久久第一区二区 | 欧美三级日本三级少妇99| 大陆成人av片| 日韩av一区二区三区四区| 中文字幕一区二区视频| 久久亚区不卡日本| 日韩视频在线你懂得| 欧美午夜在线一二页| 国产v日产∨综合v精品视频| 日av在线不卡| 亚洲一区av在线| 国产精品午夜免费| 久久综合色综合88| 欧美一区二区在线不卡| 欧美色欧美亚洲另类二区| 波多野结衣精品在线| 国产成人免费av在线| 精品一区二区影视| 日韩精彩视频在线观看| 亚洲午夜av在线| 亚洲精品va在线观看| 综合激情成人伊人| 中文字幕一区在线观看| 中文字幕视频一区| 国产精品青草综合久久久久99| 久久久久久久国产精品影院| 精品电影一区二区三区| 日韩欧美一级片| 在线不卡a资源高清| 欧美天天综合网| 欧美日韩综合一区| 欧美午夜精品电影| 欧美亚洲综合另类| 欧美午夜电影网| 欧美午夜精品电影| 91精品国产综合久久精品| 欧美三级视频在线| 日韩小视频在线观看专区| 在线电影院国产精品| 欧美一区二区人人喊爽| 日韩欧美国产麻豆| 久久日一线二线三线suv| 国产亚洲人成网站| 欧美韩国一区二区| 亚洲欧美激情小说另类| 亚洲国产cao| 男人的天堂久久精品| 九九国产精品视频| 国产永久精品大片wwwapp| 成人免费av资源| 色噜噜夜夜夜综合网| 欧美日韩国产bt| 日韩丝袜美女视频| 国产精品你懂的在线欣赏| 亚洲精品视频在线| 五月天亚洲精品| 国产综合色视频| 色综合中文综合网| 日韩一卡二卡三卡| 久久久99精品久久| 伊人夜夜躁av伊人久久| 日韩av中文在线观看| 国产精品18久久久| 一本色道亚洲精品aⅴ| 日韩视频在线你懂得| 国产精品视频你懂的| 亚洲成人免费电影| 国产一区二区三区免费播放| 欧洲av一区二区嗯嗯嗯啊| 欧美成人一区二区三区片免费| 国产欧美一区二区精品秋霞影院| 亚洲精品网站在线观看| 久久精品国产澳门| 97精品超碰一区二区三区| 欧美一区二区精品| 亚洲欧美福利一区二区| 国产乱色国产精品免费视频| 欧美无砖砖区免费| 国产精品少妇自拍| 青青草国产精品97视觉盛宴| av电影天堂一区二区在线观看| 555夜色666亚洲国产免| 亚洲欧美区自拍先锋| 免费久久精品视频| 日本高清成人免费播放| 久久久久久久久97黄色工厂| 亚洲福利一二三区| 96av麻豆蜜桃一区二区| 久久免费的精品国产v∧| 日韩精品一二三区| 在线免费观看日本一区| 国产精品三级av| 国产精品一线二线三线| 91精品国产综合久久精品 | 色婷婷综合五月| 国产亚洲成aⅴ人片在线观看| 日韩在线一二三区| 日本高清免费不卡视频| 中文字幕在线观看不卡| 成人午夜视频免费看| 久久美女高清视频| 久久国产成人午夜av影院| 日韩视频国产视频| 婷婷综合另类小说色区| 91国模大尺度私拍在线视频| 国产精品久久久久久妇女6080| 韩国女主播成人在线观看| 精品美女一区二区| 蜜桃视频在线观看一区二区| 日韩一本二本av| 免费人成精品欧美精品| 91精品国产欧美一区二区成人|