亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? s3c2410x.h

?? skyeye for pxa270
?? H
字號:
/*	s3c2410x.h - definitions of "s3c2410x" machine  for skyeye	Copyright (C) 2004 Skyeye Develop Group	for help please send mail to <skyeye-developer@lists.gro.clinux.org>		This program is free software; you can redistribute it and/or modify	it under the terms of the GNU General Public License as published by	the Free Software Foundation; either version 2 of the License, or	(at your option) any later version.	This program is distributed in the hope that it will be useful,	but WITHOUT ANY WARRANTY; without even the implied warranty of	MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the	GNU General Public License for more details.	You should have received a copy of the GNU General Public License	along with this program; if not, write to the Free Software	Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA  *//* * 12/30/2004  	initial version * *		Shi Yang <shy828301@126.com>  * */#ifndef __S3C2410X_H_#define __S3C2410X_H_#define REGW(addr)	(*(volatile unsigned int *)(addr))/********************************************* Memory Controller Registers********************************************/#define MEM_CTL_BASE		(0x48000000)#define MEM_CTL_SIZE		(0x30)#define BWSCON		MEM_CTL_BASE+(0x0)#define BANKCON0	MEM_CTL_BASE+(0x4)#define BANKCON1	MEM_CTL_BASE+(0x8)#define BANKCON2	MEM_CTL_BASE+(0xc)#define BANKCON3	MEM_CTL_BASE+(0x10)#define BANKCON4	MEM_CTL_BASE+(0x14)#define BANKCON5	MEM_CTL_BASE+(0x18)#define BANKCON6	MEM_CTL_BASE+(0x1c)#define BANKCON7	MEM_CTL_BASE+(0x20)#define REFRESH		MEM_CTL_BASE+(0x24)#define BANKSIZE	MEM_CTL_BASE+(0x28)#define MRSRB6		MEM_CTL_BASE+(0x2c)#define MRSRB7		MEM_CTL_BASE+(0x30)/********************************************* LCD Controller Registers********************************************/#define LCD_CTL_BASE           (0x4D000000)#define LCD_CTL_SIZE           (0x60)/********************************************* GPIO Controller Registers********************************************/#define GPIO_CTL_BASE		(0x56000000)#define GPIO_CTL_SIZE		(0xC0)#define GPACON		GPIO_CTL_BASE+(0x0)#define GPADAT		GPIO_CTL_BASE+(0x4)#define GPBCON		GPIO_CTL_BASE+(0x10)#define GPBDAT		GPIO_CTL_BASE+(0x14)#define GPBUP		GPIO_CTL_BASE+(0x18)#define GPCCON		GPIO_CTL_BASE+(0x20)#define GPCDAT		GPIO_CTL_BASE+(0x24)#define GPCUP		GPIO_CTL_BASE+(0x28)#define GPDCON		GPIO_CTL_BASE+(0x30)#define GPDDAT		GPIO_CTL_BASE+(0x34)#define GPDUP		GPIO_CTL_BASE+(0x38)#define GPECON		GPIO_CTL_BASE+(0x40)#define GPEDAT		GPIO_CTL_BASE+(0x44)#define GPEUP		GPIO_CTL_BASE+(0x48)#define GPFCON		GPIO_CTL_BASE+(0x50)#define GPFDAT		GPIO_CTL_BASE+(0x54)#define GPFUP		GPIO_CTL_BASE+(0x58)#define GPGCON		GPIO_CTL_BASE+(0x60)#define GPGDAT		GPIO_CTL_BASE+(0x64)#define GPGUP		GPIO_CTL_BASE+(0x68)#define GPHCON		GPIO_CTL_BASE+(0x70)#define GPHDAT		GPIO_CTL_BASE+(0x74)#define GPHUP		GPIO_CTL_BASE+(0x78)#define MISCCR		GPIO_CTL_BASE+(0x80)#define DCLKCON		GPIO_CTL_BASE+(0x84)#define EXTINT0		GPIO_CTL_BASE+(0x88)#define EXTINT1		GPIO_CTL_BASE+(0x8c)#define EXTINT2		GPIO_CTL_BASE+(0x90)#define EINTFLT0	GPIO_CTL_BASE+(0x94)#define EINTFLT1	GPIO_CTL_BASE+(0x98)#define EINTFLT2	GPIO_CTL_BASE+(0x9c)#define EINTFLT3	GPIO_CTL_BASE+(0xa0)#define EINTMASK	GPIO_CTL_BASE+(0xa4)#define EINTPEND	GPIO_CTL_BASE+(0xa8)#define GSTATUS0	GPIO_CTL_BASE+(0xac)#define GSTATUS1	GPIO_CTL_BASE+(0xb0)#define GSTATUS2	GPIO_CTL_BASE+(0xb4)#define GSTATUS3	GPIO_CTL_BASE+(0xb8)#define GSTATUS4	GPIO_CTL_BASE+(0xbc)/********************************************* Clock and Power Management Registers********************************************/#define CLK_CTL_BASE		(0x4c000000)#define LOCKTIME	CLK_CTL_BASE+(0x0)#define MPLLCON		CLK_CTL_BASE+(0x4)#define UPLLCON		CLK_CTL_BASE+(0x8)#define CLKCON		CLK_CTL_BASE+(0xc)#define CLKSLOW		CLK_CTL_BASE+(0x10)#define CLKDIVN		CLK_CTL_BASE+(0x14)/********************************************* UART Control Registers********************************************/#define UART_CTL_BASE0		(0x50000000)#define UART_CTL_SIZE		(0x802c)#define ULCON		(0x0)#define UCON		(0x4)#define UFCON		(0x8)#define UMCON		(0xc)#define UTRSTAT		(0x10)#define UERSTAT		(0x14)#define UFSTAT		(0x18)#define UMSTAT		(0x1c)#define UTXH		(0x20)#define URXH		(0x24)#define UBRDIV		(0x28)/**************************************//* Interrupt Controller Registers     *//**************************************/#define INT_CTL_BASE		(0x4a000000)#define SRCPND		INT_CTL_BASE+(0x0)#define INTMOD		INT_CTL_BASE+(0x4)#define INTMSK		INT_CTL_BASE+(0x8)#define PRIORITY	INT_CTL_BASE+(0xc)#define	INTPND		INT_CTL_BASE+(0x10)#define INTOFFSET	INT_CTL_BASE+(0x14)#define SUBSRCPND	INT_CTL_BASE+(0x18)#define INTSUBMSK	INT_CTL_BASE+(0x1c)#define INT_ADCTC		(1 << 31)	/* ADC EOC interrupt */#define INT_RTC			(1 << 30)	/* RTC alarm interrupt */#define INT_SPI1		(1 << 29)	/* UART1 transmit interrupt */#define INT_UART0		(1 << 28)	/* UART0 transmit interrupt */#define INT_IIC			(1 << 27)	/* IIC interrupt */#define INT_USBH		(1 << 26)	/* USB host interrupt */#define INT_USBD		(1 << 25)	/* USB device interrupt */#define INT_RESERVED24		(1 << 24)#define INT_UART1		(1 << 23)	/* UART1 receive interrupt */#define INT_SPI0		(1 << 22)	/* SPI interrupt */#define INT_MMC			(1 << 21)	/* MMC interrupt */#define INT_DMA3		(1 << 20)	/* DMA channel 3 interrupt */#define INT_DMA2		(1 << 19)	/* DMA channel 2 interrupt */#define INT_DMA1		(1 << 18)	/* DMA channel 1 interrupt */#define INT_DMA0		(1 << 17)	/* DMA channel 0 interrupt */#define INT_LCD			(1 << 16)	/* reserved for future use */#define INT_UART2		(1 << 15)	/* UART 2 interrupt  */#define INT_TIMER4		(1 << 14)	/* Timer 4 interrupt */#define INT_TIMER3		(1 << 13)	/* Timer 3 interrupt */#define INT_TIMER2		(1 << 12)	/* Timer 2 interrupt */#define INT_TIMER1		(1 << 11)	/* Timer 1 interrupt */#define INT_TIMER0		(1 << 10)	/* Timer 0 interrupt */#define INT_WDT			(1 << 9)	/* Watch-Dog timer interrupt */#define INT_TICK		(1 << 8)	/* RTC time tick interrupt  */#define INT_BAT_FLT		(1 << 7)#define INT_RESERVED6		(1 << 6)	/* Reserved for future use */#define INT_EINT8_23		(1 << 5)	/* External interrupt 8 ~ 23 */#define INT_EINT4_7		(1 << 4)	/* External interrupt 4 ~ 7 */#define INT_EINT3		(1 << 3)	/* External interrupt 3 */#define INT_EINT2		(1 << 2)	/* External interrupt 2 */#define INT_EINT1		(1 << 1)	/* External interrupt 1 */#define INT_EINT0		(1 << 0)	/* External interrupt 0 */#define INT_ADC			(1 << 10)#define INT_TC			(1 << 9)#define INT_ERR2		(1 << 8)#define INT_TXD2		(1 << 7)#define INT_RXD2		(1 << 6)#define INT_ERR1		(1 << 5)#define INT_TXD1		(1 << 4)#define INT_RXD1		(1 << 3)#define INT_ERR0		(1 << 2)#define INT_TXD0		(1 << 1)#define INT_RXD0		(1 << 0)#define INT_MASK_INIT		0xffffffff#define INT_SUBMSK_INIT		0x7ff/*********************//* RTC Registers     *//*********************/#define RTC_CTL_BASE		(0x57000000)#define RTCCON		RTC_CTL_BASE+(0x40)#define TICNT		RTC_CTL_BASE+(0x44)#define RTCALM		RTC_CTL_BASE+(0x50)#define ALMSEC		RTC_CTL_BASE+(0x54)#define ALMMIN		RTC_CTL_BASE+(0x58)#define ALMHOUR		RTC_CTL_BASE+(0x5c)#define ALMDATE		RTC_CTL_BASE+(0x60)#define ALMMON		RTC_CTL_BASE+(0x64)#define ALMYEAR		RTC_CTL_BASE+(0x68)#define RTCRST		RTC_CTL_BASE+(0x6c)#define BCDSEC		RTC_CTL_BASE+(0x70)#define BCDMIN		RTC_CTL_BASE+(0x74)#define BCDHOUR		RTC_CtL_BASE+(0x78)#define BCDDATE		RTC_CTL_BASE+(0x7c)#define BCDDAY		RTC_CTL_BASE+(0x80)#define BCDMON		RTC_CTL_BASE+(0x84)#define BCDYEAR		RTC_CTL_BASE+(0x88)/***************************//* WatchDog Timer Registers     *//***************************/#define WD_TIMER_BASE 0x53000000#define WDCON	(WD_TIMER_BASE + 0)#define WDDAT   (WD_TIMER_BASE + 0x4)#define WDCNT	(WD_TIMER_BASE + 0x8)/***************************//* PWM Timer Registers     *//***************************/#define PWM_CTL_BASE		(0x51000000)#define PWM_CTL_SIZE		(0x44)#define TCFG0		(0x0)#define TCFG1		(0x4)#define TCON		(0x8)#define TCNTB0		(0xc)#define TCMPB0		(0x10)#define TCNTO0		(0x14)#define TCNTB1		(0x18)#define TCMPB1		(0x1c)#define TCNTO1		(0x20)#define TCNTB2		(0x24)#define TCMPB2		(0x28)#define TCNTO2		(0x2c)#define TCNTB3		(0x30)#define TCMPB3		(0x34)#define TCNTO3		(0x38)#define TCNTB4		(0x3c)#define TCNTO4		(0x40)#define S3C2410_TIMER_NUM 5struct s3c2410x_clkpower{	u32 locktime;	u32 mpllcon;	u32 upllcon;	u32 clkcon;	u32 clkslow;	u32 clkdivn;};struct s3c2410x_timer_io{	u32 tcfg0;	u32 tcfg1;	u32 tcon;	int tcnt[S3C2410_TIMER_NUM];	int tcmp[S3C2410_TIMER_NUM];	int tcntb[S3C2410_TIMER_NUM];	int tcmpb[S3C2410_TIMER_NUM];	int tcnto[S3C2410_TIMER_NUM];};struct s3c2410x_uart_io{	u32 ulcon;		/* UART line control register */	u32 ucon;		/* UART control register */	u32 ufcon;		/* UART FIFO control register */	u32 umcon;		/* UART Modem control register */	u32 utrstat;		/* UART Tx/Rx status register */	u32 uerstat;		/* UART Rx error status register */	u32 ufstat;		/* UART FIFO status register */	u32 umstat;		/* UART Modem status register */	u32 utxh;		/* UART transmit buffer register */	u32 urxh;		/* UART receive buffer register */	u32 ubrdiv;		/* Baud rate divisor register 0 */};#define UART_INT_RXD		0x1#define UART_INT_TXD		0x2#define UART_INT_EXD		0x4#define UART_UCON_INIT		0x5#define UART_ULCON_INIT		0x3	//8N1#define UART_UTRSTAT_INIT	0x6#endif /* __S3C2410X_H_ */

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
日本一区二区三区四区在线视频| 天堂va蜜桃一区二区三区漫画版| 久久99深爱久久99精品| 777精品伊人久久久久大香线蕉| 亚洲国产美女搞黄色| 日本电影欧美片| 亚洲国产aⅴ天堂久久| 欧美视频一区二| 亚洲成人久久影院| 欧美一区二区三区四区久久 | 久久亚洲一区二区三区四区| 久久激情五月激情| 久久久久九九视频| 成人深夜视频在线观看| 亚洲免费伊人电影| 欧美日韩在线播放| 久久国产综合精品| 久久久久9999亚洲精品| www.视频一区| 亚洲高清免费一级二级三级| 日韩一区二区三区高清免费看看| 久久草av在线| 国产精品免费视频一区| 99久久精品国产导航| 亚洲大片精品永久免费| 26uuu国产电影一区二区| 国产69精品久久99不卡| 一区二区三区精品视频| 日韩欧美在线综合网| 中文字幕亚洲区| 亚洲综合成人在线| 欧美三级蜜桃2在线观看| 337p亚洲精品色噜噜狠狠| 精品久久国产97色综合| 丝袜国产日韩另类美女| 日韩av一区二区三区四区| 成人黄色小视频在线观看| 日韩午夜在线观看| 亚洲一区二区偷拍精品| 91精品欧美综合在线观看最新 | 男人的天堂久久精品| 国产日韩精品一区| 欧美日韩高清影院| 国产成人久久精品77777最新版本| 亚洲一区二区三区三| www久久久久| 欧洲一区在线电影| 国产成人综合在线观看| 日韩在线a电影| 亚洲免费在线观看| 26uuu国产在线精品一区二区| 欧美综合一区二区三区| 国产伦精品一区二区三区免费 | 一本色道久久综合亚洲aⅴ蜜桃| 日韩成人免费在线| 亚洲精品视频自拍| 国产人成亚洲第一网站在线播放| 欧美日韩一区二区三区不卡| 福利视频网站一区二区三区| 色激情天天射综合网| 国产酒店精品激情| 美洲天堂一区二卡三卡四卡视频| 一区二区三区国产豹纹内裤在线| 久久久91精品国产一区二区精品| 91精品国产综合久久香蕉的特点| 91麻豆swag| 粉嫩av一区二区三区粉嫩| 久久精品国产成人一区二区三区| 亚洲成年人网站在线观看| 亚洲欧美一区二区三区孕妇| 国产日本欧美一区二区| 久久精品日产第一区二区三区高清版 | 亚洲福利国产精品| 综合久久久久久| 亚洲国产成人私人影院tom| 2020国产精品久久精品美国| 日本精品视频一区二区三区| 国内精品写真在线观看| 亚洲国产一区二区三区青草影视| 国产婷婷一区二区| 97久久精品人人澡人人爽| 婷婷亚洲久悠悠色悠在线播放| 91精品国产综合久久久久久久久久 | 欧美巨大另类极品videosbest | 视频一区二区欧美| 亚洲视频综合在线| 亚洲欧美在线视频观看| 国产欧美日韩另类一区| 国产欧美视频一区二区| 国产日韩欧美电影| 国产精品剧情在线亚洲| 中文字幕在线免费不卡| 自拍偷拍国产亚洲| 亚洲综合区在线| 午夜精品久久久久久| 午夜在线成人av| 麻豆成人在线观看| 国产乱人伦精品一区二区在线观看| 国产精选一区二区三区| 成+人+亚洲+综合天堂| 色婷婷精品大在线视频| 国产精品久久二区二区| 综合亚洲深深色噜噜狠狠网站| 亚洲精品高清在线| 婷婷久久综合九色综合伊人色| 奇米影视一区二区三区| 国产成人综合在线观看| 91色|porny| 9191精品国产综合久久久久久| 日韩精品一区二区三区在线| 久久精品一区二区三区四区| 亚洲人成网站精品片在线观看| 亚洲一区二区三区中文字幕| 麻豆91在线播放免费| 国产精品一区二区91| 色嗨嗨av一区二区三区| 日韩欧美国产一区二区在线播放| 久久综合av免费| 亚洲裸体在线观看| 久久国产精品99精品国产| 成人黄色大片在线观看| 欧美男女性生活在线直播观看| 久久只精品国产| 亚洲精品乱码久久久久久久久 | 国产一区二区免费在线| 日韩va欧美va亚洲va久久| 成人中文字幕在线| 欧美videossexotv100| 香蕉久久夜色精品国产使用方法 | 国产成人亚洲综合色影视| 韩国一区二区三区| 99精品国产99久久久久久白柏| 色老综合老女人久久久| 日韩一区二区三区视频| 国产精品国产a| 欧美性生活影院| 久久久久久久久久久久久夜| 亚洲一级二级三级在线免费观看| 毛片av一区二区三区| 色综合夜色一区| 久久一日本道色综合| 亚洲成人av一区二区三区| 成人免费高清视频在线观看| 欧美一级二级在线观看| 亚洲欧美日韩在线| 91精品国产全国免费观看| 亚洲欧洲精品成人久久奇米网| 麻豆精品视频在线观看| 欧洲亚洲国产日韩| 国产精品色眯眯| 久久99九九99精品| 欧美日韩精品一区二区天天拍小说| 国产精品丝袜一区| 国产精品原创巨作av| 日韩午夜在线观看| 日产精品久久久久久久性色| 欧美午夜精品久久久久久孕妇| 亚洲欧洲国产日本综合| 丰满白嫩尤物一区二区| 精品sm捆绑视频| 久久黄色级2电影| 91麻豆精品国产无毒不卡在线观看 | 在线观看91精品国产入口| 欧美激情一区二区| 国产在线看一区| 日韩丝袜美女视频| 免费观看成人鲁鲁鲁鲁鲁视频| 欧美日韩中文字幕一区| 一区二区在线免费| 色综合久久综合| 亚洲免费毛片网站| 97久久超碰国产精品电影| 中文字幕中文在线不卡住| 99久久精品久久久久久清纯| 国产精品激情偷乱一区二区∴| 成人不卡免费av| 国产精品色哟哟网站| av午夜精品一区二区三区| 中文字幕一区二区在线播放| www.成人在线| 亚洲欧美激情视频在线观看一区二区三区| av在线一区二区| 亚洲狼人国产精品| 欧美日韩一区二区三区不卡 | 国产偷国产偷精品高清尤物| 高清不卡一区二区| 一区在线中文字幕| 亚洲午夜一区二区三区| 欧美乱熟臀69xxxxxx| 国产精品视频一二| 久久综合九色综合久久久精品综合| 99国产一区二区三精品乱码| 美女视频一区二区| 午夜欧美2019年伦理| 亚洲国产精品成人综合| 久久综合久久综合久久综合| 在线观看av一区| 一本色道久久综合亚洲aⅴ蜜桃| 国产毛片精品国产一区二区三区| 亚洲三级在线免费|