亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? 合眾達開發板的基于dsp的串口通信(spi)源程序調試。
?? H
?? 第 1 頁 / 共 3 頁
字號:
   Uint16     RCEB11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEB12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEB13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEB14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEB15:1;      // 15  Receive Channel enable bit   
}; 

union RCERB_REG {
   Uint16                all;
   struct  RCERB_BITS  bit;
};

// XCERA control register bit definitions:
struct  XCERA_BITS {       // bit description
   Uint16     XCEA0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEA1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEA2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEA3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEA4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEA5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEA6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEA7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEA8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEA9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEA10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEA11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEA12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEA13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEA14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEA15:1;      // 15  Receive Channel enable bit 
}; 

union XCERA_REG {
   Uint16                all;
   struct  XCERA_BITS  bit;
};  

// XCERB control register bit definitions:
struct  XCERB_BITS {       // bit description
   Uint16     XCEB0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEB1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEB2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEB3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEB4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEB5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEB6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEB7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEB8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEB9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEB10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEB11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEB12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEB13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEB14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEB15:1;      // 15  Receive Channel enable bit 
}; 

union XCERB_REG {
   Uint16                all;
   struct  XCERB_BITS  bit;
};
  
// PCR1 control register bit definitions:
struct  PCR1_BITS {        // bit description
   Uint16     CLKRP:1;       // 0   Receive Clock polarity
   Uint16     CLKXP:1;       // 1   Transmit clock polarity  
   Uint16     FSRP:1;        // 2   Receive Frame synchronization polarity  
   Uint16     FSXP:1;        // 3   Transmit Frame synchronization polarity   
   Uint16     DR_STAT:1;     // 4   DR pin status - reserved for this McBSP  
   Uint16     DX_STAT:1;     // 5   DX pin status - reserved for this McBSP  
   Uint16     CLKS_STAT:1;   // 6   CLKS pin status - reserved for 28x -McBSP  
   Uint16     SCLKME:1;      // 7   Enhanced sample clock mode selection bit.
   Uint16     CLKRM:1;       // 8   Receiver Clock Mode 
   Uint16     CLKXM:1;       // 9   Transmitter Clock Mode.  
   Uint16     FSRM:1;        // 10  Receive Frame Synchronization Mode  
   Uint16     FSXM:1;        // 11  Transmit Frame Synchronization Mode
   Uint16     RIOEN:1;       // 12  General Purpose I/O Mode - reserved in this 28x-McBSP    
   Uint16     XIOEN:1;       // 13  General Purpose I/O Mode - reserved in this 28x-McBSP
   Uint16     IDEL_EN:1;     // 14  reserved in this 28x-McBSP
   Uint16     rsvd:1  ;      // 15  reserved
}; 

union PCR1_REG {
   Uint16               all;
   struct  PCR1_BITS  bit;
};
  
// RCERC control register bit definitions:
struct  RCERC_BITS {       // bit description
   Uint16     RCEC0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEC1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEC2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEC3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEC4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEC5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEC6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEC7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEC8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEC9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEC10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEC11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEC12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEC13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEC14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEC15:1;      // 15  Receive Channel enable bit 
}; 

union RCERC_REG {
   Uint16                all;
   struct  RCERC_BITS  bit;
};  

// RCERD control register bit definitions:
struct  RCERD_BITS {       // bit description
   Uint16     RCED0:1;       // 0   Receive Channel enable bit  
   Uint16     RCED1:1;       // 1   Receive Channel enable bit  
   Uint16     RCED2:1;       // 2   Receive Channel enable bit  
   Uint16     RCED3:1;       // 3   Receive Channel enable bit   
   Uint16     RCED4:1;       // 4   Receive Channel enable bit  
   Uint16     RCED5:1;       // 5   Receive Channel enable bit  
   Uint16     RCED6:1;       // 6   Receive Channel enable bit  
   Uint16     RCED7:1;       // 7   Receive Channel enable bit 
   Uint16     RCED8:1;       // 8   Receive Channel enable bit  
   Uint16     RCED9:1;       // 9   Receive Channel enable bit  
   Uint16     RCED10:1;      // 10  Receive Channel enable bit  
   Uint16     RCED11:1;      // 11  Receive Channel enable bit 
   Uint16     RCED12:1;      // 12  Receive Channel enable bit  
   Uint16     RCED13:1;      // 13  Receive Channel enable bit  
   Uint16     RCED14:1;      // 14  Receive Channel enable bit  
   Uint16     RCED15:1;      // 15  Receive Channel enable bit 
}; 

union RCERD_REG {
   Uint16                all;
   struct  RCERD_BITS  bit;
};

// XCERC control register bit definitions:
struct  XCERC_BITS {       // bit description
   Uint16     XCEC0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEC1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEC2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEC3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEC4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEC5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEC6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEC7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEC8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEC9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEC10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEC11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEC12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEC13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEC14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEC15:1;      // 15  Receive Channel enable bit 
}; 

union XCERC_REG {
   Uint16                all;
   struct  XCERC_BITS  bit;
};  

// XCERD control register bit definitions:
struct  XCERD_BITS {       // bit description
   Uint16     XCED0:1;       // 0   Receive Channel enable bit  
   Uint16     XCED1:1;       // 1   Receive Channel enable bit  
   Uint16     XCED2:1;       // 2   Receive Channel enable bit  
   Uint16     XCED3:1;       // 3   Receive Channel enable bit   
   Uint16     XCED4:1;       // 4   Receive Channel enable bit  
   Uint16     XCED5:1;       // 5   Receive Channel enable bit  
   Uint16     XCED6:1;       // 6   Receive Channel enable bit  
   Uint16     XCED7:1;       // 7   Receive Channel enable bit 
   Uint16     XCED8:1;       // 8   Receive Channel enable bit  
   Uint16     XCED9:1;       // 9   Receive Channel enable bit  
   Uint16     XCED10:1;      // 10  Receive Channel enable bit  
   Uint16     XCED11:1;      // 11  Receive Channel enable bit 
   Uint16     XCED12:1;      // 12  Receive Channel enable bit  
   Uint16     XCED13:1;      // 13  Receive Channel enable bit  
   Uint16     XCED14:1;      // 14  Receive Channel enable bit  
   Uint16     XCED15:1;      // 15  Receive Channel enable bit 
}; 

union XCERD_REG {
   Uint16                all;
   struct  XCERD_BITS  bit;
};
  
// RCERE control register bit definitions:
struct  RCERE_BITS {       // bit description
   Uint16     RCEE0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEE1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEE2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEE3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEE4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEE5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEE6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEE7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEE8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEE9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEE10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEE11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEE12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEE13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEE14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEE15:1;      // 15  Receive Channel enable bit 
}; 

union RCERE_REG {
   Uint16                all;
   struct  RCERE_BITS  bit;
};  

// RCERF control register bit definitions:
struct  RCERF_BITS {       // bit   description
   Uint16     RCEF0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEF15:1;      // 15  Receive Channel enable bit 
}; 

union RCERF_REG {
   Uint16                all;
   struct  RCERF_BITS  bit;
};

// XCERE control register bit definitions:
struct  XCERE_BITS {       // bit description
   Uint16     XCEE0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEE1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEE2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEE3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEE4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEE5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEE6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEE7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEE8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEE9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEE10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEE11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEE12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEE13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEE14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEE15:1;      // 15  Receive Channel enable bit 
}; 

union XCERE_REG {
   Uint16                all;

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
精品一区二区久久| 日韩亚洲欧美成人一区| 日韩av电影免费观看高清完整版在线观看| 精品国产伦理网| 色综合色综合色综合色综合色综合| 久久电影国产免费久久电影| 韩国女主播一区| 国产精品18久久久久久久网站| 国产精品一区二区久久不卡| 国产99精品国产| 91久久精品一区二区二区| 欧美私人免费视频| 久久久久久久电影| 亚洲综合色丁香婷婷六月图片| 一本色道久久综合亚洲91| 黑人精品欧美一区二区蜜桃| 久久国产福利国产秒拍| 欧美日韩一区二区不卡| 日韩一区二区三区三四区视频在线观看| 三级不卡在线观看| 精品久久国产老人久久综合| 福利一区二区在线观看| 一区二区三区四区精品在线视频| 欧美三级日韩三级国产三级| 韩国av一区二区| 亚洲免费av高清| 日韩欧美激情在线| 色综合亚洲欧洲| 蜜臀精品一区二区三区在线观看| 国产日产精品一区| 欧美日韩在线精品一区二区三区激情 | 欧美精品一区二区三区高清aⅴ| 天天综合天天做天天综合| 久久亚洲一区二区三区明星换脸 | 亚洲精品一区二区三区99| 成人不卡免费av| 免费一级片91| 一区在线观看视频| 日韩女优电影在线观看| 成人综合在线观看| 日本成人在线不卡视频| 国产精品家庭影院| 精品欧美一区二区久久| 色婷婷久久久综合中文字幕| 国产精品一区二区三区乱码| 亚洲国产日韩综合久久精品| 亚洲国产精华液网站w| 欧美一级在线观看| 91国内精品野花午夜精品| 国产91在线|亚洲| 日韩成人免费看| 一区二区三区在线观看国产 | 91麻豆精品国产91久久久| 97久久精品人人澡人人爽| 精品夜夜嗨av一区二区三区| 亚洲gay无套男同| 亚洲天堂2014| 欧美极品xxx| 精品国内片67194| 7777精品伊人久久久大香线蕉 | 婷婷开心激情综合| 亚洲精品高清在线| 亚洲天堂福利av| 中文欧美字幕免费| 国产精品人妖ts系列视频| 精品成a人在线观看| 欧美一区二区日韩一区二区| 欧美视频在线一区二区三区| 色婷婷av一区二区三区大白胸| 成人午夜在线播放| 东方aⅴ免费观看久久av| 国产米奇在线777精品观看| 久久成人免费网| 美女mm1313爽爽久久久蜜臀| 视频一区二区中文字幕| 亚洲.国产.中文慕字在线| 亚洲综合男人的天堂| 亚洲狠狠爱一区二区三区| 一区二区三区.www| 一区二区高清免费观看影视大全| 亚洲乱码国产乱码精品精98午夜| 中文字幕永久在线不卡| 成人欧美一区二区三区白人| 国产精品国模大尺度视频| 中文字幕亚洲电影| 亚洲欧美日韩国产综合| 亚洲精品视频免费观看| 亚洲午夜电影在线| 免费成人在线播放| 国产一区二区三区免费| 国产成人精品一区二| 国产91精品精华液一区二区三区 | 精品中文字幕一区二区| 国内外精品视频| 成人av一区二区三区| 成人18视频在线播放| 一本久久a久久免费精品不卡| 色婷婷综合久久久久中文一区二区 | 国产真实精品久久二三区| 国产一区二区精品在线观看| 丁香激情综合国产| 91在线云播放| 欧美性受极品xxxx喷水| 日韩一级高清毛片| 国产拍欧美日韩视频二区| 亚洲欧美日韩电影| 亚洲影视资源网| 午夜精品久久久久影视| 黄色日韩三级电影| 色又黄又爽网站www久久| 777精品伊人久久久久大香线蕉| 精品捆绑美女sm三区| 亚洲天天做日日做天天谢日日欢 | 欧美性猛片aaaaaaa做受| 精品国产亚洲一区二区三区在线观看| 久久免费偷拍视频| 亚洲影院久久精品| 国产高清在线精品| 欧美日韩成人一区二区| 国产欧美日韩三区| 天堂久久一区二区三区| 高清成人免费视频| 欧美欧美欧美欧美| 中文字幕中文字幕在线一区| 日韩av网站免费在线| 99久久精品国产网站| 欧美一级久久久久久久大片| 久久久精品日韩欧美| 一区二区三区美女| 日韩国产欧美在线观看| 99久久精品国产导航| 欧美一区二区三区免费在线看| 久久亚洲春色中文字幕久久久| 国产精品卡一卡二| 亚洲乱码日产精品bd| 国产麻豆一精品一av一免费 | 日韩欧美一区二区不卡| 中文字幕精品一区二区精品绿巨人 | 美女一区二区三区在线观看| 亚洲最新视频在线播放| 国产精品99久久久久久有的能看| 一本到三区不卡视频| 日韩女优电影在线观看| 亚洲免费在线电影| 国产成人免费高清| 91精品啪在线观看国产60岁| 国产精品久久久久7777按摩| 蜜臀久久99精品久久久久宅男| 成人激情小说乱人伦| 久久免费国产精品| 亚洲成av人片在线观看无码| 成人性生交大片免费看视频在线| 91麻豆精品国产91久久久资源速度| 亚洲欧美一区二区三区极速播放| 人禽交欧美网站| 91久久香蕉国产日韩欧美9色| 国产亚洲一区字幕| 天天爽夜夜爽夜夜爽精品视频| 国产成人高清视频| 26uuu另类欧美| 国产精品色噜噜| 福利电影一区二区三区| 精品久久久久香蕉网| 热久久一区二区| 91精品1区2区| 亚洲专区一二三| 波多野结衣亚洲| 欧美国产乱子伦| 美女视频黄 久久| 欧美tickle裸体挠脚心vk| 石原莉奈一区二区三区在线观看| 91丨九色丨蝌蚪丨老版| 中文字幕免费不卡| 大陆成人av片| 久久久久高清精品| 99在线精品视频| 国产精品久久久久影视| 成人精品视频网站| 久久精品一区四区| 北条麻妃一区二区三区| 中文字幕成人网| 成人免费看片app下载| 国产婷婷色一区二区三区四区| 国产露脸91国语对白| 久久久久9999亚洲精品| 国产精品一区二区在线观看网站| 精品免费日韩av| 国产精一品亚洲二区在线视频| 久久免费视频一区| 岛国av在线一区| 夜色激情一区二区| 欧美日韩国产片| 日韩**一区毛片| 精品国精品国产尤物美女| 精品一区二区在线播放| 国产亚洲欧洲997久久综合| 高清不卡在线观看| 亚洲已满18点击进入久久| 欧美成人性战久久| 丁香六月综合激情|