亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? shiftreg2to1.rpt

?? 紅外4PPM解碼的源程序
?? RPT
字號:
Project Information                       d:\mux puls file\jm\shiftreg2to1.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 04/07/2009 23:13:07

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


SHIFTREG2TO1


** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

shiftreg2to1
      EPM7032LC44-6        4        1        0      4       0           12 %

User Pins:                 4        1        0  



Project Information                       d:\mux puls file\jm\shiftreg2to1.rpt

** PROJECT COMPILATION MESSAGES **

Warning: Line 15: File d:\mux puls file\jm\shiftreg2to1.vhd: Found multiple assignments to the same signal or signal bit "count1" in a Process Statement -- only the last assignment will take effect
Warning: Line 15: File d:\mux puls file\jm\shiftreg2to1.vhd: Found multiple assignments to the same signal or signal bit "count0" in a Process Statement -- only the last assignment will take effect


Project Information                       d:\mux puls file\jm\shiftreg2to1.rpt

** AUTO GLOBAL SIGNALS **



INFO: Signal 'clk' chosen for auto global Clock
INFO: Signal 'cr' chosen for auto global Clear


Project Information                       d:\mux puls file\jm\shiftreg2to1.rpt

** FILE HIERARCHY **



|lpm_add_sub:26|
|lpm_add_sub:26|addcore:adder|
|lpm_add_sub:26|addcore:adder|addcore:adder0|
|lpm_add_sub:26|altshift:result_ext_latency_ffs|
|lpm_add_sub:26|altshift:carry_ext_latency_ffs|
|lpm_add_sub:26|altshift:oflow_ext_latency_ffs|


Device-Specific Information:              d:\mux puls file\jm\shiftreg2to1.rpt
shiftreg2to1

***** Logic for device 'shiftreg2to1' compiled without errors.




Device: EPM7032LC44-6

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF

              R                             R  
              E  d  d                    d  E  
              S  a  a                    a  S  
              E  t  t                    t  E  
              R  a  a                    a  R  
              V  i  i  V  G     G  c  G  o  V  
              E  n  n  C  N  c  N  l  N  u  E  
              D  1  0  C  D  r  D  k  D  t  D  
            -----------------------------------_ 
          /   6  5  4  3  2  1 44 43 42 41 40   | 
RESERVED |  7                                39 | RESERVED 
RESERVED |  8                                38 | RESERVED 
RESERVED |  9                                37 | RESERVED 
     GND | 10                                36 | RESERVED 
RESERVED | 11                                35 | VCC 
RESERVED | 12         EPM7032LC44-6          34 | RESERVED 
RESERVED | 13                                33 | RESERVED 
RESERVED | 14                                32 | RESERVED 
     VCC | 15                                31 | RESERVED 
RESERVED | 16                                30 | GND 
RESERVED | 17                                29 | RESERVED 
         |_  18 19 20 21 22 23 24 25 26 27 28  _| 
           ------------------------------------ 
              R  R  R  R  G  V  R  R  R  R  R  
              E  E  E  E  N  C  E  E  E  E  E  
              S  S  S  S  D  C  S  S  S  S  S  
              E  E  E  E        E  E  E  E  E  
              R  R  R  R        R  R  R  R  R  
              V  V  V  V        V  V  V  V  V  
              E  E  E  E        E  E  E  E  E  
              D  D  D  D        D  D  D  D  D  


N.C. = No Connect. This pin has no internal connection to the device.
VCC = Dedicated power pin, which MUST be connected to VCC.
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.



Device-Specific Information:              d:\mux puls file\jm\shiftreg2to1.rpt
shiftreg2to1

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     0/16(  0%)   2/16( 12%)   0/16(  0%)   0/36(  0%) 
B:    LC17 - LC32     4/16( 25%)   1/16(  6%)   0/16(  0%)   5/36( 13%) 


Total dedicated input pins used:                 2/4      ( 50%)
Total I/O pins used:                             3/32     (  9%)
Total logic cells used:                          4/32     ( 12%)
Total shareable expanders used:                  0/32     (  0%)
Total Turbo logic cells used:                    4/32     ( 12%)
Total shareable expanders not available (n/a):   0/32     (  0%)
Average fan-in:                                  4.50
Total fan-in:                                    18

Total input pins required:                       4
Total output pins required:                      1
Total bidirectional pins required:               0
Total logic cells required:                      4
Total flipflops required:                        4
Total product terms required:                    7
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:           0

Synthesized logic cells:                         0/  32   (  0%)



Device-Specific Information:              d:\mux puls file\jm\shiftreg2to1.rpt
shiftreg2to1

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  43      -   -       INPUT  G            0      0   0    0    0    0    0  clk
   1      -   -       INPUT  G            0      0   0    0    0    0    0  cr
   4    (1)  (A)      INPUT               0      0   0    0    0    0    1  datain0
   5    (2)  (A)      INPUT               0      0   0    0    0    1    0  datain1


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:              d:\mux puls file\jm\shiftreg2to1.rpt
shiftreg2to1

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  41     17    B         FF   +  t        0      0   0    1    3    0    0  dataout (:9)


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:              d:\mux puls file\jm\shiftreg2to1.rpt
shiftreg2to1

** BURIED LOGIC **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
 (40)    18    B       TFFE   +  t        0      0   0    0    2    1    3  count1 (:6)
 (39)    19    B       DFFE   +  t        0      0   0    0    2    1    3  count0 (:7)
 (38)    20    B       TFFE   +  t        0      0   0    1    3    1    1  reg20 (:8)


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:              d:\mux puls file\jm\shiftreg2to1.rpt
shiftreg2to1

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'B':

                 Logic cells placed in LAB 'B'
        +------- LC17 dataout
        | +----- LC18 count1
        | | +--- LC19 count0
        | | | +- LC20 reg20
        | | | | 
        | | | |   Other LABs fed by signals
        | | | |   that feed LAB 'B'
LC      | | | | | A B |     Logic cells that feed LAB 'B':
LC18 -> * * * * | - * | <-- count1
LC19 -> * * * * | - * | <-- count0
LC20 -> * - - * | - * | <-- reg20

Pin
43   -> - - - - | - - | <-- clk
1    -> - - - - | - - | <-- cr
4    -> - - - * | - * | <-- datain0
5    -> * - - - | - * | <-- datain1


* = The logic cell or pin is an input to the logic cell (or LAB) through the PIA.
- = The logic cell or pin is not an input to the logic cell (or LAB).


Device-Specific Information:              d:\mux puls file\jm\shiftreg2to1.rpt
shiftreg2to1

** EQUATIONS **

clk      : INPUT;
cr       : INPUT;
datain0  : INPUT;
datain1  : INPUT;

-- Node name is ':7' = 'count0' 
-- Equation name is 'count0', location is LC019, type is buried.
count0   = DFFE( _EQ001 $  GND, GLOBAL( clk),  VCC,  VCC,  VCC);
  _EQ001 = !count0 & !count1;

-- Node name is ':6' = 'count1' 
-- Equation name is 'count1', location is LC018, type is buried.
count1   = TFFE(!_EQ002, GLOBAL( clk),  VCC,  VCC,  VCC);
  _EQ002 = !count0 & !count1;

-- Node name is 'dataout' = 'reg21' 
-- Equation name is 'dataout', location is LC017, type is output.
 dataout = DFFE( _EQ003 $  reg20, GLOBAL( clk), GLOBAL( cr),  VCC,  VCC);
  _EQ003 = !count0 & !count1 &  datain1 & !reg20
         # !count0 & !count1 & !datain1 &  reg20;

-- Node name is ':8' = 'reg20' 
-- Equation name is 'reg20', location is LC020, type is buried.
reg20    = TFFE( _EQ004, GLOBAL( clk), GLOBAL( cr),  VCC,  VCC);
  _EQ004 = !count0 & !count1 &  datain0 & !reg20
         # !count0 & !count1 & !datain0 &  reg20;



--     Shareable expanders that are duplicated in multiple LABs:
--     (none)




Project Information                       d:\mux puls file\jm\shiftreg2to1.rpt

** COMPILATION SETTINGS & TIMES **

Processing Menu Commands
------------------------

Design Doctor                             = off

Logic Synthesis:

   Synthesis Type Used                    = Standard

   Default Synthesis Style                = NORMAL

      Logic option settings in 'NORMAL' style for 'MAX7000' family

      DECOMPOSE_GATES                     = on
      DUPLICATE_LOGIC_EXTRACTION          = on
      MINIMIZATION                        = full
      MULTI_LEVEL_FACTORING               = on
      NOT_GATE_PUSH_BACK                  = on
      PARALLEL_EXPANDERS                  = off
      REDUCE_LOGIC                        = on
      REFACTORIZATION                     = on
      REGISTER_OPTIMIZATION               = on
      RESYNTHESIZE_NETWORK                = on
      SLOW_SLEW_RATE                      = off
      SOFT_BUFFER_INSERTION               = on
      SUBFACTOR_EXTRACTION                = on
      TURBO_BIT                           = on
      XOR_SYNTHESIS                       = on
      IGNORE_SOFT_BUFFERS                 = off
      USE_LPM_FOR_AHDL_OPERATORS          = off

   Other logic synthesis settings:

      Automatic Global Clock              = on
      Automatic Global Clear              = on
      Automatic Global Preset             = on
      Automatic Global Output Enable      = on
      Automatic Fast I/O                  = off
      Automatic Register Packing          = off
      Automatic Open-Drain Pins           = on
      Automatic Implement in EAB          = off
      One-Hot State Machine Encoding      = off
      Optimize                            = 5

Default Timing Specifications: None

Cut All Bidir Feedback Timing Paths       = on
Cut All Clear & Preset Timing Paths       = on

Ignore Timing Assignments                 = off

Functional SNF Extractor                  = off

Linked SNF Extractor                      = off
Timing SNF Extractor                      = on
Optimize Timing SNF                       = off
Generate AHDL TDO File                    = off
Fitter Settings                           = NORMAL
Smart Recompile                           = off
Total Recompile                           = off

Interfaces Menu Commands
------------------------

EDIF Netlist Writer                       = off
Verilog Netlist Writer                    = off
VHDL Netlist Writer                       = off

Compilation Times
-----------------

   Compiler Netlist Extractor             00:00:00
   Database Builder                       00:00:00
   Logic Synthesizer                      00:00:00
   Partitioner                            00:00:00
   Fitter                                 00:00:00
   Timing SNF Extractor                   00:00:00
   Assembler                              00:00:00
   --------------------------             --------
   Total Time                             00:00:00


Memory Allocated
-----------------

Peak memory allocated during compilation  = 3,861K

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲激情自拍偷拍| 国产成人综合网| 国产福利一区二区三区视频在线| 99免费精品在线| 久久综合色8888| 亚洲午夜精品17c| 成人激情电影免费在线观看| 欧美成人性战久久| 亚洲高清视频在线| 91在线丨porny丨国产| 国产午夜精品一区二区三区嫩草| 美国精品在线观看| 欧美日韩国产一级二级| 一区二区成人在线| 一本久道久久综合中文字幕| 国产精品久久久久影视| 国产精品一二三四五| 欧美xfplay| 麻豆国产欧美一区二区三区| 欧美理论电影在线| 五月天亚洲精品| 欧美日韩综合一区| 亚洲精品高清在线观看| 97久久超碰精品国产| 国产精品美女久久久久久久久| 国产电影一区在线| 2017欧美狠狠色| 国产精品一区一区| 久久久激情视频| 国产传媒欧美日韩成人| 久久一区二区三区四区| 国产真实乱子伦精品视频| 久久综合狠狠综合久久激情 | 欧美揉bbbbb揉bbbbb| 亚洲欧美另类久久久精品2019| 国产69精品久久久久毛片| 欧美激情中文字幕| 成人午夜伦理影院| 中文字幕在线观看不卡| 粉嫩嫩av羞羞动漫久久久 | 国产成人在线视频网址| 久久女同精品一区二区| 国产福利91精品一区二区三区| 国产亚洲欧美日韩日本| 国产69精品久久777的优势| 国产精品毛片无遮挡高清| 不卡的av电影| 亚洲一区二区免费视频| 欧美一卡二卡三卡| 国产精品一区久久久久| 国产精品久久久久桃色tv| 在线观看亚洲一区| 欧美a级理论片| 国产日韩欧美麻豆| 91丨porny丨在线| 日日夜夜精品视频免费| 久久久久亚洲蜜桃| 91碰在线视频| 日本亚洲电影天堂| ww久久中文字幕| 色偷偷久久一区二区三区| 免费观看日韩av| 国产精品欧美一区二区三区| 欧美日韩激情一区二区| 九色porny丨国产精品| **网站欧美大片在线观看| 欧美四级电影在线观看| 韩国欧美国产一区| 一区二区三区四区精品在线视频| 欧美一区二区黄| www.欧美日韩国产在线| 日产精品久久久久久久性色| 国产婷婷一区二区| 制服丝袜亚洲精品中文字幕| 懂色中文一区二区在线播放| 亚洲国产精品欧美一二99| 久久午夜电影网| 精品视频在线免费观看| 国产ts人妖一区二区| 天天av天天翘天天综合网| 国产欧美精品一区二区色综合| 欧美日韩国产天堂| 91丨porny丨蝌蚪视频| 麻豆视频一区二区| 亚洲免费av高清| 国产亚洲短视频| 精品少妇一区二区三区免费观看| 色天天综合色天天久久| 国产成人无遮挡在线视频| 蜜臂av日日欢夜夜爽一区| 亚洲综合免费观看高清完整版在线 | 久久电影网站中文字幕| 亚洲精品免费播放| 国产精品人成在线观看免费| 91精品在线免费| 欧美日韩免费在线视频| 色婷婷国产精品| 99久久综合精品| 丁香激情综合五月| 国产美女精品人人做人人爽| 裸体在线国模精品偷拍| 青娱乐精品视频| 婷婷综合另类小说色区| 亚洲成国产人片在线观看| 一区二区三区在线免费视频| 亚洲日本在线天堂| 最新日韩av在线| 中文字幕一区二区三区四区不卡| 久久精品亚洲精品国产欧美kt∨| 精品国产区一区| 欧美大度的电影原声| 777精品伊人久久久久大香线蕉| 欧洲精品一区二区| 在线观看日韩一区| 欧美一a一片一级一片| 欧美三级电影网站| 欧美日韩国产一区| 91精品国产aⅴ一区二区| 91精品国产综合久久久蜜臀图片| 欧美一级片免费看| 日韩免费电影一区| 久久奇米777| 亚洲国产高清在线观看视频| 国产精品不卡在线| 亚洲情趣在线观看| 亚洲宅男天堂在线观看无病毒| 有坂深雪av一区二区精品| 亚洲黄色片在线观看| 五月天激情小说综合| 日本不卡一区二区三区高清视频| 青娱乐精品视频在线| 狠狠狠色丁香婷婷综合激情| 国产成人免费在线视频| gogogo免费视频观看亚洲一| 在线观看中文字幕不卡| 欧美精三区欧美精三区| 2017欧美狠狠色| 亚洲视频中文字幕| 日韩精品免费视频人成| 国产在线视视频有精品| 91亚洲精品久久久蜜桃| 这里是久久伊人| 欧美极品美女视频| 亚洲成在人线免费| 精品在线免费视频| 91麻豆.com| 日韩亚洲欧美综合| 亚洲欧美一区二区视频| 日韩av二区在线播放| 国产mv日韩mv欧美| 欧美日本一区二区在线观看| 久久综合中文字幕| 亚洲午夜久久久久久久久电影院| 久久99精品视频| 在线观看91视频| 国产午夜精品一区二区三区嫩草| 亚洲精品国产一区二区精华液| 蜜桃久久久久久| 91网页版在线| 久久久久国产成人精品亚洲午夜| 亚洲黄色小视频| 高清不卡一二三区| 欧美一区二区精品久久911| 亚洲欧美国产77777| 国产高清一区日本| 欧美精选一区二区| 亚洲伦在线观看| 国产二区国产一区在线观看| 欧美一区2区视频在线观看| 亚洲人精品午夜| 国产不卡一区视频| 日韩午夜电影av| 亚洲一区二区中文在线| 成人一区二区三区中文字幕| 欧美一级艳片视频免费观看| 亚洲精品乱码久久久久久久久| 国产精品影视网| 欧美mv和日韩mv的网站| 日韩成人午夜精品| 91久久一区二区| 中文字幕一区二区三区在线播放| 久久99精品国产91久久来源| 欧美性色欧美a在线播放| 中文字幕日韩一区| 国产成人综合在线播放| 久久青草欧美一区二区三区| 蜜桃久久久久久| 欧美一区二区三区视频在线| 午夜精品123| 欧美日韩高清影院| 亚洲国产成人porn| 欧美三级在线视频| 午夜影院在线观看欧美| 欧美日韩国产小视频在线观看| 亚洲伊人色欲综合网| 欧美在线免费观看亚洲| 亚洲一区二区三区自拍| 91麻豆视频网站| 亚洲国产成人av网| 欧美一区二区三区婷婷月色|