亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? jm.rpt

?? 紅外4PPM解碼的源程序
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Information                                 d:\mux puls file\jm\jm.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 04/07/2009 23:22:50

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful




** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

jm        EPM7032LC44-6    3        1        0      29      3           90 %

User Pins:                 3        1        0  



Project Information                                 d:\mux puls file\jm\jm.rpt

** PROJECT COMPILATION MESSAGES **

Warning: Line 15: File d:\mux puls file\jm\shiftreg2to1.vhd: Found multiple assignments to the same signal or signal bit "count1" in a Process Statement -- only the last assignment will take effect
Warning: Line 15: File d:\mux puls file\jm\shiftreg2to1.vhd: Found multiple assignments to the same signal or signal bit "count0" in a Process Statement -- only the last assignment will take effect


Project Information                                 d:\mux puls file\jm\jm.rpt

** AUTO GLOBAL SIGNALS **



INFO: Signal 'clk' chosen for auto global Clock
INFO: Signal 'cr' chosen for auto global Clear


Project Information                                 d:\mux puls file\jm\jm.rpt

** FILE HIERARCHY **



|decoder4to2:1|
|shiftreg1to4:2|
|shiftreg1to4:2|lpm_add_sub:37|
|shiftreg1to4:2|lpm_add_sub:37|addcore:adder|
|shiftreg1to4:2|lpm_add_sub:37|addcore:adder|addcore:adder0|
|shiftreg1to4:2|lpm_add_sub:37|altshift:result_ext_latency_ffs|
|shiftreg1to4:2|lpm_add_sub:37|altshift:carry_ext_latency_ffs|
|shiftreg1to4:2|lpm_add_sub:37|altshift:oflow_ext_latency_ffs|
|shiftreg2to1:3|
|shiftreg2to1:3|lpm_add_sub:26|
|shiftreg2to1:3|lpm_add_sub:26|addcore:adder|
|shiftreg2to1:3|lpm_add_sub:26|addcore:adder|addcore:adder0|
|shiftreg2to1:3|lpm_add_sub:26|altshift:result_ext_latency_ffs|
|shiftreg2to1:3|lpm_add_sub:26|altshift:carry_ext_latency_ffs|
|shiftreg2to1:3|lpm_add_sub:26|altshift:oflow_ext_latency_ffs|
|fenpinqi4:4|
|fenpinqi4:4|lpm_add_sub:80|
|fenpinqi4:4|lpm_add_sub:80|addcore:adder|
|fenpinqi4:4|lpm_add_sub:80|addcore:adder|addcore:adder0|
|fenpinqi4:4|lpm_add_sub:80|altshift:result_ext_latency_ffs|
|fenpinqi4:4|lpm_add_sub:80|altshift:carry_ext_latency_ffs|
|fenpinqi4:4|lpm_add_sub:80|altshift:oflow_ext_latency_ffs|
|fenpinqi2:5|
|fenpinqi2:5|lpm_add_sub:80|
|fenpinqi2:5|lpm_add_sub:80|addcore:adder|
|fenpinqi2:5|lpm_add_sub:80|addcore:adder|addcore:adder0|
|fenpinqi2:5|lpm_add_sub:80|altshift:result_ext_latency_ffs|
|fenpinqi2:5|lpm_add_sub:80|altshift:carry_ext_latency_ffs|
|fenpinqi2:5|lpm_add_sub:80|altshift:oflow_ext_latency_ffs|


Device-Specific Information:                        d:\mux puls file\jm\jm.rpt
jm

***** Logic for device 'jm' compiled without errors.




Device: EPM7032LC44-6

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF



Device-Specific Information:                        d:\mux puls file\jm\jm.rpt
jm

** ERROR SUMMARY **

Info: Chip 'jm' in device 'EPM7032LC44-6' has less than 10% of logic cells available for future logic changes -- if your project is likely to change, Altera recommends using a larger device
              R  R                          R  
              E  E                       d  E  
              S  S  d                    a  S  
              E  E  a                    t  E  
              R  R  t                    a  R  
              V  V  a  V  G     G  c  G  o  V  
              E  E  i  C  N  c  N  l  N  u  E  
              D  D  n  C  D  r  D  k  D  t  D  
            -----------------------------------_ 
          /   6  5  4  3  2  1 44 43 42 41 40   | 
RESERVED |  7                                39 | RESERVED 
RESERVED |  8                                38 | RESERVED 
RESERVED |  9                                37 | RESERVED 
     GND | 10                                36 | RESERVED 
RESERVED | 11                                35 | VCC 
RESERVED | 12         EPM7032LC44-6          34 | RESERVED 
RESERVED | 13                                33 | RESERVED 
RESERVED | 14                                32 | RESERVED 
     VCC | 15                                31 | RESERVED 
RESERVED | 16                                30 | GND 
RESERVED | 17                                29 | RESERVED 
         |_  18 19 20 21 22 23 24 25 26 27 28  _| 
           ------------------------------------ 
              R  R  R  R  G  V  R  R  R  R  R  
              E  E  E  E  N  C  E  E  E  E  E  
              S  S  S  S  D  C  S  S  S  S  S  
              E  E  E  E        E  E  E  E  E  
              R  R  R  R        R  R  R  R  R  
              V  V  V  V        V  V  V  V  V  
              E  E  E  E        E  E  E  E  E  
              D  D  D  D        D  D  D  D  D  


N.C. = No Connect. This pin has no internal connection to the device.
VCC = Dedicated power pin, which MUST be connected to VCC.
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.



Device-Specific Information:                        d:\mux puls file\jm\jm.rpt
jm

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16    13/16( 81%)   1/16(  6%)   0/16(  0%)  12/36( 33%) 
B:    LC17 - LC32    16/16(100%)   1/16(  6%)   5/16( 31%)  25/36( 69%) 


Total dedicated input pins used:                 2/4      ( 50%)
Total I/O pins used:                             2/32     (  6%)
Total logic cells used:                         29/32     ( 90%)
Total shareable expanders used:                  3/32     (  9%)
Total Turbo logic cells used:                   29/32     ( 90%)
Total shareable expanders not available (n/a):   2/32     (  6%)
Average fan-in:                                  4.51
Total fan-in:                                   131

Total input pins required:                       3
Total output pins required:                      1
Total bidirectional pins required:               0
Total logic cells required:                     29
Total flipflops required:                       26
Total product terms required:                   69
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:           3

Synthesized logic cells:                         2/  32   (  6%)



Device-Specific Information:                        d:\mux puls file\jm\jm.rpt
jm

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  43      -   -       INPUT  G            0      0   0    0    0    0    0  clk
   1      -   -       INPUT  G            0      0   0    0    0    0    0  cr
   4    (1)  (A)      INPUT               0      0   0    0    0    0    2  datain


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                        d:\mux puls file\jm\jm.rpt
jm

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  41     17    B         FF      t        1      1   0    0    6    1    0  dataout (|SHIFTREG2TO1:3|:9)


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                        d:\mux puls file\jm\jm.rpt
jm

** BURIED LOGIC **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
 (27)    29    B      LCELL    s t        2      0   1    0    5    0    2  |DECODER4TO2:1|~87~1
 (26)    30    B      LCELL    s t        2      0   1    0    5    1    1  |DECODER4TO2:1|~102~1
  (7)     4    A       TFFE   +  t        0      0   0    0    6    0   11  |FENPINQI2:5|:2
 (18)    13    A       TFFE   +  t        0      0   0    0    4    0    1  |FENPINQI2:5|counter (|FENPINQI2:5|:4)
 (19)    14    A       TFFE   +  t        0      0   0    0    3    0    4  |FENPINQI2:5|counter13 (|FENPINQI2:5|:5)
 (20)    15    A       TFFE   +  t        0      0   0    0    2    0    5  |FENPINQI2:5|counter12 (|FENPINQI2:5|:6)
 (21)    16    A       TFFE   +  t        0      0   0    0    4    0    6  |FENPINQI2:5|counter11 (|FENPINQI2:5|:7)
 (11)     7    A       TFFE   +  t        0      0   0    0    4    0    6  |FENPINQI2:5|counter10 (|FENPINQI2:5|:8)
 (40)    18    B       SOFT      t        0      0   0    0    4    0    3  |FENPINQI4:4|LPM_ADD_SUB:80|addcore:adder|addcore:adder0|ps1
 (39)    19    B       TFFE   +  t        0      0   0    0    6    1    4  |FENPINQI4:4|:2
 (38)    20    B       TFFE   +  t        0      0   0    0    4    0    1  |FENPINQI4:4|counter (|FENPINQI4:4|:4)
 (33)    24    B       TFFE   +  t        0      0   0    0    3    0    3  |FENPINQI4:4|counter13 (|FENPINQI4:4|:5)
 (25)    31    B       DFFE   +  t        0      0   0    0    3    0    5  |FENPINQI4:4|counter12 (|FENPINQI4:4|:6)
 (17)    12    A       DFFE   +  t        0      0   0    0    2    0    3  |FENPINQI4:4|counter11 (|FENPINQI4:4|:7)
  (6)     3    A       TFFE   +  t        0      0   0    0    0    0    6  |FENPINQI4:4|counter10 (|FENPINQI4:4|:8)
 (37)    21    B       TFFE      t        0      0   0    1    5    0    3  |SHIFTREG1TO4:2|:3
 (36)    22    B       TFFE      t        0      0   0    0    6    0    3  |SHIFTREG1TO4:2|:5
 (34)    23    B       TFFE      t        0      0   0    0    6    0    3  |SHIFTREG1TO4:2|:7
 (32)    25    B       TFFE      t        0      0   0    0    6    0    3  |SHIFTREG1TO4:2|:9
  (4)     1    A       DFFE      t        0      0   0    1    1    0    2  |SHIFTREG1TO4:2|temp3 (|SHIFTREG1TO4:2|:11)
  (5)     2    A       DFFE      t        0      0   0    0    2    0    2  |SHIFTREG1TO4:2|temp2 (|SHIFTREG1TO4:2|:12)
 (12)     8    A       DFFE      t        0      0   0    0    2    0    1  |SHIFTREG1TO4:2|temp1 (|SHIFTREG1TO4:2|:13)
 (28)    28    B       TFFE      t        0      0   0    0    4    0    5  |SHIFTREG1TO4:2|count2 (|SHIFTREG1TO4:2|:15)
  (9)     6    A       TFFE      t        0      0   0    0    2    0    5  |SHIFTREG1TO4:2|count1 (|SHIFTREG1TO4:2|:16)
  (8)     5    A       TFFE      t        0      0   0    0    1    0    6  |SHIFTREG1TO4:2|count0 (|SHIFTREG1TO4:2|:17)
 (29)    27    B       TFFE      t        0      0   0    0    3    1    3  |SHIFTREG2TO1:3|count1 (|SHIFTREG2TO1:3|:6)
 (31)    26    B       DFFE      t        0      0   0    0    3    1    3  |SHIFTREG2TO1:3|count0 (|SHIFTREG2TO1:3|:7)
 (24)    32    B       DFFE      t        1      1   0    0    5    1    1  |SHIFTREG2TO1:3|reg20 (|SHIFTREG2TO1:3|:8)


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                        d:\mux puls file\jm\jm.rpt
jm

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'A':

                                   Logic cells placed in LAB 'A'
        +------------------------- LC4 |FENPINQI2:5|:2
        | +----------------------- LC13 |FENPINQI2:5|counter
        | | +--------------------- LC14 |FENPINQI2:5|counter13
        | | | +------------------- LC15 |FENPINQI2:5|counter12
        | | | | +----------------- LC16 |FENPINQI2:5|counter11
        | | | | | +--------------- LC7 |FENPINQI2:5|counter10
        | | | | | | +------------- LC12 |FENPINQI4:4|counter11
        | | | | | | | +----------- LC3 |FENPINQI4:4|counter10
        | | | | | | | | +--------- LC1 |SHIFTREG1TO4:2|temp3
        | | | | | | | | | +------- LC2 |SHIFTREG1TO4:2|temp2
        | | | | | | | | | | +----- LC8 |SHIFTREG1TO4:2|temp1
        | | | | | | | | | | | +--- LC6 |SHIFTREG1TO4:2|count1
        | | | | | | | | | | | | +- LC5 |SHIFTREG1TO4:2|count0
        | | | | | | | | | | | | | 
        | | | | | | | | | | | | |   Other LABs fed by signals
        | | | | | | | | | | | | |   that feed LAB 'A'
LC      | | | | | | | | | | | | | | A B |     Logic cells that feed LAB 'A':
LC4  -> * - - - - - - - * * * * * | * * | <-- |FENPINQI2:5|:2
LC13 -> * * - - - - - - - - - - - | * - | <-- |FENPINQI2:5|counter
LC14 -> * * * - * * - - - - - - - | * - | <-- |FENPINQI2:5|counter13
LC15 -> * * * * * * - - - - - - - | * - | <-- |FENPINQI2:5|counter12
LC16 -> * * * * * * - - - - - - - | * - | <-- |FENPINQI2:5|counter11
LC7  -> * * * * * * - - - - - - - | * - | <-- |FENPINQI2:5|counter10
LC3  -> - - - - - - * * - - - - - | * * | <-- |FENPINQI4:4|counter10
LC1  -> - - - - - - - - - * - - - | * * | <-- |SHIFTREG1TO4:2|temp3
LC2  -> - - - - - - - - - - * - - | * * | <-- |SHIFTREG1TO4:2|temp2
LC5  -> - - - - - - - - - - - * * | * * | <-- |SHIFTREG1TO4:2|count0

Pin
43   -> - - - - - - - - - - - - - | - - | <-- clk
1    -> - - - - - - - - - - - - - | - - | <-- cr
4    -> - - - - - - - - * - - - - | * * | <-- datain
LC18 -> - - - - - - * - - - - - - | * * | <-- |FENPINQI4:4|LPM_ADD_SUB:80|addcore:adder|addcore:adder0|ps1


* = The logic cell or pin is an input to the logic cell (or LAB) through the PIA.
- = The logic cell or pin is not an input to the logic cell (or LAB).



?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产精品久久午夜| 91色视频在线| 日韩你懂的电影在线观看| 悠悠色在线精品| 欧美无乱码久久久免费午夜一区| 亚洲色图一区二区| 欧美在线三级电影| 丝袜美腿亚洲一区| 欧美成人午夜电影| 成人免费视频app| 亚洲精品免费在线| 91麻豆精品国产91久久久资源速度 | 亚洲女爱视频在线| 欧美主播一区二区三区美女| 天堂久久一区二区三区| 欧美成人福利视频| youjizz久久| 亚洲va中文字幕| 精品粉嫩aⅴ一区二区三区四区| 国产69精品久久久久777| 亚洲精品免费在线观看| 国产精品毛片无遮挡高清| 91电影在线观看| 久久aⅴ国产欧美74aaa| 国产精品人人做人人爽人人添| 欧美性感一区二区三区| 国产一区在线观看视频| 一区二区三区中文字幕电影| 日韩欧美在线1卡| 成人黄色在线网站| 日韩精品成人一区二区在线| 日本一区二区电影| 欧美一区二区三区在线视频| 波多野结衣中文字幕一区二区三区| 亚洲成在人线免费| 国产精品乱码妇女bbbb| 91麻豆精品国产自产在线观看一区 | 欧美精品一级二级| 成人综合在线观看| 日韩电影在线观看电影| 国产精品久久久久久久久果冻传媒| 欧美日韩免费电影| 99久久免费视频.com| 喷水一区二区三区| 亚洲综合丁香婷婷六月香| 久久久久久麻豆| 91精品国产91久久综合桃花| 99re这里只有精品首页| 国内精品在线播放| 日本三级韩国三级欧美三级| 一区二区三区中文字幕电影| 国产三级精品在线| 欧美大片顶级少妇| 欧美麻豆精品久久久久久| 99视频一区二区| 成人精品鲁一区一区二区| 精品一区二区三区视频在线观看| 午夜视频在线观看一区二区| 亚洲欧美色图小说| 中日韩免费视频中文字幕| 26uuu精品一区二区| 91精品综合久久久久久| 欧美午夜精品电影| 欧美午夜免费电影| 91精品福利视频| 波多野洁衣一区| 成人中文字幕电影| 成人永久免费视频| 国产高清久久久久| 国产伦精品一区二区三区免费迷| 狂野欧美性猛交blacked| 日韩精品午夜视频| 日本视频中文字幕一区二区三区| 亚洲成人动漫在线免费观看| 亚洲一区二区三区小说| 亚洲网友自拍偷拍| 亚洲成精国产精品女| 亚洲国产sm捆绑调教视频| 伊人一区二区三区| 一区二区三区中文在线观看| 亚洲日本va在线观看| 亚洲激情六月丁香| 亚洲一区二区成人在线观看| 五月激情综合网| 日韩精品亚洲一区二区三区免费| 轻轻草成人在线| 色吊一区二区三区| 亚洲国产cao| 亚洲精品成人少妇| 国产精品入口麻豆原神| 国产精品乱码人人做人人爱 | 天堂在线一区二区| 欧美午夜一区二区三区| 成人黄色综合网站| 色婷婷精品久久二区二区蜜臂av | 国产自产视频一区二区三区| 久久国产福利国产秒拍| 国产一区欧美日韩| 成人ar影院免费观看视频| 色综合久久久久综合体| 欧美日韩在线直播| 日韩精品一区二区三区中文精品| 亚洲精品在线一区二区| 国产精品毛片a∨一区二区三区| 亚洲美女在线一区| 日韩高清不卡一区| 国产成人av一区二区三区在线观看| 成人av在线看| 91精品国产综合久久香蕉的特点| 26uuu欧美| 亚洲激情中文1区| 美女视频黄 久久| 不卡一区二区三区四区| 欧美三区在线观看| 精品国产一区二区亚洲人成毛片| 国产精品久久久久久亚洲毛片 | 一区二区三区不卡在线观看| 奇米精品一区二区三区在线观看一| 国产精品一区二区在线播放| 欧美日韩中文字幕精品| 久久一留热品黄| 亚洲人成精品久久久久久| 欧美aaa在线| 91免费小视频| 欧美精品一区二区在线观看| 亚洲精品视频一区二区| 国产一区二区影院| 欧美三电影在线| 日韩欧美一区二区三区在线| 成人亚洲精品久久久久软件| 国产成人免费在线视频| 欧美亚洲国产bt| 亚洲天堂免费看| 色综合婷婷久久| 精品国产髙清在线看国产毛片| 国产激情一区二区三区| heyzo一本久久综合| 一本久久精品一区二区| 91搞黄在线观看| 波多野结衣一区二区三区| 亚洲一区二区三区四区中文字幕| 成人晚上爱看视频| 欧美精品一区二区三区蜜臀| 国产老肥熟一区二区三区| 蜜桃久久久久久久| 免费成人在线观看| 奇米精品一区二区三区四区| 久久精品水蜜桃av综合天堂| 亚洲国产日韩一级| 91美女蜜桃在线| 亚洲欧美自拍偷拍色图| 国内精品伊人久久久久影院对白| 欧美一区二区三区婷婷月色| 成人高清免费在线播放| 亚洲成人一二三| 欧美成人精精品一区二区频| 日本不卡一二三| 亚洲嫩草精品久久| 91色|porny| 午夜免费久久看| 国产精品99久久久久| 美女视频第一区二区三区免费观看网站| 久久综合中文字幕| 欧美日本一区二区三区四区| 国内精品写真在线观看| 亚洲影院理伦片| 欧美日韩视频一区二区| 麻豆一区二区三区| 亚洲激情欧美激情| 国产日韩精品一区二区三区| 成人免费毛片高清视频| 亚洲免费av高清| 2023国产精品| 99久久国产免费看| 久久精品国产免费| 另类成人小视频在线| 一区二区三区加勒比av| 666欧美在线视频| 激情综合五月婷婷| 国产精品免费视频一区| 色综合久久中文字幕综合网| 石原莉奈在线亚洲二区| 久久久精品综合| 欧美日韩精品二区第二页| 国产盗摄视频一区二区三区| 五月天中文字幕一区二区| 亚洲欧美偷拍三级| 国产区在线观看成人精品 | 日本一区二区视频在线| 欧美日韩亚洲高清一区二区| 94-欧美-setu| 欧美性生活影院| 欧美群妇大交群中文字幕| 91久久免费观看| 成人综合婷婷国产精品久久蜜臀 | 精品在线亚洲视频| 日韩亚洲欧美成人一区| 久久国产成人午夜av影院| 国产精品理论在线观看| 91九色02白丝porn|