?? jm.rpt
字號:
Project Information d:\mux puls file\jm\jm.rpt
MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 04/07/2009 23:22:50
Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera. Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner. Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors. No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.
***** Project compilation was successful
** DEVICE SUMMARY **
Chip/ Input Output Bidir Shareable
POF Device Pins Pins Pins LCs Expanders % Utilized
jm EPM7032LC44-6 3 1 0 29 3 90 %
User Pins: 3 1 0
Project Information d:\mux puls file\jm\jm.rpt
** PROJECT COMPILATION MESSAGES **
Warning: Line 15: File d:\mux puls file\jm\shiftreg2to1.vhd: Found multiple assignments to the same signal or signal bit "count1" in a Process Statement -- only the last assignment will take effect
Warning: Line 15: File d:\mux puls file\jm\shiftreg2to1.vhd: Found multiple assignments to the same signal or signal bit "count0" in a Process Statement -- only the last assignment will take effect
Project Information d:\mux puls file\jm\jm.rpt
** AUTO GLOBAL SIGNALS **
INFO: Signal 'clk' chosen for auto global Clock
INFO: Signal 'cr' chosen for auto global Clear
Project Information d:\mux puls file\jm\jm.rpt
** FILE HIERARCHY **
|decoder4to2:1|
|shiftreg1to4:2|
|shiftreg1to4:2|lpm_add_sub:37|
|shiftreg1to4:2|lpm_add_sub:37|addcore:adder|
|shiftreg1to4:2|lpm_add_sub:37|addcore:adder|addcore:adder0|
|shiftreg1to4:2|lpm_add_sub:37|altshift:result_ext_latency_ffs|
|shiftreg1to4:2|lpm_add_sub:37|altshift:carry_ext_latency_ffs|
|shiftreg1to4:2|lpm_add_sub:37|altshift:oflow_ext_latency_ffs|
|shiftreg2to1:3|
|shiftreg2to1:3|lpm_add_sub:26|
|shiftreg2to1:3|lpm_add_sub:26|addcore:adder|
|shiftreg2to1:3|lpm_add_sub:26|addcore:adder|addcore:adder0|
|shiftreg2to1:3|lpm_add_sub:26|altshift:result_ext_latency_ffs|
|shiftreg2to1:3|lpm_add_sub:26|altshift:carry_ext_latency_ffs|
|shiftreg2to1:3|lpm_add_sub:26|altshift:oflow_ext_latency_ffs|
|fenpinqi4:4|
|fenpinqi4:4|lpm_add_sub:80|
|fenpinqi4:4|lpm_add_sub:80|addcore:adder|
|fenpinqi4:4|lpm_add_sub:80|addcore:adder|addcore:adder0|
|fenpinqi4:4|lpm_add_sub:80|altshift:result_ext_latency_ffs|
|fenpinqi4:4|lpm_add_sub:80|altshift:carry_ext_latency_ffs|
|fenpinqi4:4|lpm_add_sub:80|altshift:oflow_ext_latency_ffs|
|fenpinqi2:5|
|fenpinqi2:5|lpm_add_sub:80|
|fenpinqi2:5|lpm_add_sub:80|addcore:adder|
|fenpinqi2:5|lpm_add_sub:80|addcore:adder|addcore:adder0|
|fenpinqi2:5|lpm_add_sub:80|altshift:result_ext_latency_ffs|
|fenpinqi2:5|lpm_add_sub:80|altshift:carry_ext_latency_ffs|
|fenpinqi2:5|lpm_add_sub:80|altshift:oflow_ext_latency_ffs|
Device-Specific Information: d:\mux puls file\jm\jm.rpt
jm
***** Logic for device 'jm' compiled without errors.
Device: EPM7032LC44-6
Device Options:
Turbo Bit = ON
Security Bit = OFF
Device-Specific Information: d:\mux puls file\jm\jm.rpt
jm
** ERROR SUMMARY **
Info: Chip 'jm' in device 'EPM7032LC44-6' has less than 10% of logic cells available for future logic changes -- if your project is likely to change, Altera recommends using a larger device
R R R
E E d E
S S d a S
E E a t E
R R t a R
V V a V G G c G o V
E E i C N c N l N u E
D D n C D r D k D t D
-----------------------------------_
/ 6 5 4 3 2 1 44 43 42 41 40 |
RESERVED | 7 39 | RESERVED
RESERVED | 8 38 | RESERVED
RESERVED | 9 37 | RESERVED
GND | 10 36 | RESERVED
RESERVED | 11 35 | VCC
RESERVED | 12 EPM7032LC44-6 34 | RESERVED
RESERVED | 13 33 | RESERVED
RESERVED | 14 32 | RESERVED
VCC | 15 31 | RESERVED
RESERVED | 16 30 | GND
RESERVED | 17 29 | RESERVED
|_ 18 19 20 21 22 23 24 25 26 27 28 _|
------------------------------------
R R R R G V R R R R R
E E E E N C E E E E E
S S S S D C S S S S S
E E E E E E E E E
R R R R R R R R R
V V V V V V V V V
E E E E E E E E E
D D D D D D D D D
N.C. = No Connect. This pin has no internal connection to the device.
VCC = Dedicated power pin, which MUST be connected to VCC.
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.
Device-Specific Information: d:\mux puls file\jm\jm.rpt
jm
** RESOURCE USAGE **
Shareable External
Logic Array Block Logic Cells I/O Pins Expanders Interconnect
A: LC1 - LC16 13/16( 81%) 1/16( 6%) 0/16( 0%) 12/36( 33%)
B: LC17 - LC32 16/16(100%) 1/16( 6%) 5/16( 31%) 25/36( 69%)
Total dedicated input pins used: 2/4 ( 50%)
Total I/O pins used: 2/32 ( 6%)
Total logic cells used: 29/32 ( 90%)
Total shareable expanders used: 3/32 ( 9%)
Total Turbo logic cells used: 29/32 ( 90%)
Total shareable expanders not available (n/a): 2/32 ( 6%)
Average fan-in: 4.51
Total fan-in: 131
Total input pins required: 3
Total output pins required: 1
Total bidirectional pins required: 0
Total logic cells required: 29
Total flipflops required: 26
Total product terms required: 69
Total logic cells lending parallel expanders: 0
Total shareable expanders in database: 3
Synthesized logic cells: 2/ 32 ( 6%)
Device-Specific Information: d:\mux puls file\jm\jm.rpt
jm
** INPUTS **
Shareable
Expanders Fan-In Fan-Out
Pin LC LAB Primitive Code Total Shared n/a INP FBK OUT FBK Name
43 - - INPUT G 0 0 0 0 0 0 0 clk
1 - - INPUT G 0 0 0 0 0 0 0 cr
4 (1) (A) INPUT 0 0 0 0 0 0 2 datain
Code:
s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.
Device-Specific Information: d:\mux puls file\jm\jm.rpt
jm
** OUTPUTS **
Shareable
Expanders Fan-In Fan-Out
Pin LC LAB Primitive Code Total Shared n/a INP FBK OUT FBK Name
41 17 B FF t 1 1 0 0 6 1 0 dataout (|SHIFTREG2TO1:3|:9)
Code:
s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell
Device-Specific Information: d:\mux puls file\jm\jm.rpt
jm
** BURIED LOGIC **
Shareable
Expanders Fan-In Fan-Out
Pin LC LAB Primitive Code Total Shared n/a INP FBK OUT FBK Name
(27) 29 B LCELL s t 2 0 1 0 5 0 2 |DECODER4TO2:1|~87~1
(26) 30 B LCELL s t 2 0 1 0 5 1 1 |DECODER4TO2:1|~102~1
(7) 4 A TFFE + t 0 0 0 0 6 0 11 |FENPINQI2:5|:2
(18) 13 A TFFE + t 0 0 0 0 4 0 1 |FENPINQI2:5|counter (|FENPINQI2:5|:4)
(19) 14 A TFFE + t 0 0 0 0 3 0 4 |FENPINQI2:5|counter13 (|FENPINQI2:5|:5)
(20) 15 A TFFE + t 0 0 0 0 2 0 5 |FENPINQI2:5|counter12 (|FENPINQI2:5|:6)
(21) 16 A TFFE + t 0 0 0 0 4 0 6 |FENPINQI2:5|counter11 (|FENPINQI2:5|:7)
(11) 7 A TFFE + t 0 0 0 0 4 0 6 |FENPINQI2:5|counter10 (|FENPINQI2:5|:8)
(40) 18 B SOFT t 0 0 0 0 4 0 3 |FENPINQI4:4|LPM_ADD_SUB:80|addcore:adder|addcore:adder0|ps1
(39) 19 B TFFE + t 0 0 0 0 6 1 4 |FENPINQI4:4|:2
(38) 20 B TFFE + t 0 0 0 0 4 0 1 |FENPINQI4:4|counter (|FENPINQI4:4|:4)
(33) 24 B TFFE + t 0 0 0 0 3 0 3 |FENPINQI4:4|counter13 (|FENPINQI4:4|:5)
(25) 31 B DFFE + t 0 0 0 0 3 0 5 |FENPINQI4:4|counter12 (|FENPINQI4:4|:6)
(17) 12 A DFFE + t 0 0 0 0 2 0 3 |FENPINQI4:4|counter11 (|FENPINQI4:4|:7)
(6) 3 A TFFE + t 0 0 0 0 0 0 6 |FENPINQI4:4|counter10 (|FENPINQI4:4|:8)
(37) 21 B TFFE t 0 0 0 1 5 0 3 |SHIFTREG1TO4:2|:3
(36) 22 B TFFE t 0 0 0 0 6 0 3 |SHIFTREG1TO4:2|:5
(34) 23 B TFFE t 0 0 0 0 6 0 3 |SHIFTREG1TO4:2|:7
(32) 25 B TFFE t 0 0 0 0 6 0 3 |SHIFTREG1TO4:2|:9
(4) 1 A DFFE t 0 0 0 1 1 0 2 |SHIFTREG1TO4:2|temp3 (|SHIFTREG1TO4:2|:11)
(5) 2 A DFFE t 0 0 0 0 2 0 2 |SHIFTREG1TO4:2|temp2 (|SHIFTREG1TO4:2|:12)
(12) 8 A DFFE t 0 0 0 0 2 0 1 |SHIFTREG1TO4:2|temp1 (|SHIFTREG1TO4:2|:13)
(28) 28 B TFFE t 0 0 0 0 4 0 5 |SHIFTREG1TO4:2|count2 (|SHIFTREG1TO4:2|:15)
(9) 6 A TFFE t 0 0 0 0 2 0 5 |SHIFTREG1TO4:2|count1 (|SHIFTREG1TO4:2|:16)
(8) 5 A TFFE t 0 0 0 0 1 0 6 |SHIFTREG1TO4:2|count0 (|SHIFTREG1TO4:2|:17)
(29) 27 B TFFE t 0 0 0 0 3 1 3 |SHIFTREG2TO1:3|count1 (|SHIFTREG2TO1:3|:6)
(31) 26 B DFFE t 0 0 0 0 3 1 3 |SHIFTREG2TO1:3|count0 (|SHIFTREG2TO1:3|:7)
(24) 32 B DFFE t 1 1 0 0 5 1 1 |SHIFTREG2TO1:3|reg20 (|SHIFTREG2TO1:3|:8)
Code:
s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell
Device-Specific Information: d:\mux puls file\jm\jm.rpt
jm
** LOGIC CELL INTERCONNECTIONS **
Logic Array Block 'A':
Logic cells placed in LAB 'A'
+------------------------- LC4 |FENPINQI2:5|:2
| +----------------------- LC13 |FENPINQI2:5|counter
| | +--------------------- LC14 |FENPINQI2:5|counter13
| | | +------------------- LC15 |FENPINQI2:5|counter12
| | | | +----------------- LC16 |FENPINQI2:5|counter11
| | | | | +--------------- LC7 |FENPINQI2:5|counter10
| | | | | | +------------- LC12 |FENPINQI4:4|counter11
| | | | | | | +----------- LC3 |FENPINQI4:4|counter10
| | | | | | | | +--------- LC1 |SHIFTREG1TO4:2|temp3
| | | | | | | | | +------- LC2 |SHIFTREG1TO4:2|temp2
| | | | | | | | | | +----- LC8 |SHIFTREG1TO4:2|temp1
| | | | | | | | | | | +--- LC6 |SHIFTREG1TO4:2|count1
| | | | | | | | | | | | +- LC5 |SHIFTREG1TO4:2|count0
| | | | | | | | | | | | |
| | | | | | | | | | | | | Other LABs fed by signals
| | | | | | | | | | | | | that feed LAB 'A'
LC | | | | | | | | | | | | | | A B | Logic cells that feed LAB 'A':
LC4 -> * - - - - - - - * * * * * | * * | <-- |FENPINQI2:5|:2
LC13 -> * * - - - - - - - - - - - | * - | <-- |FENPINQI2:5|counter
LC14 -> * * * - * * - - - - - - - | * - | <-- |FENPINQI2:5|counter13
LC15 -> * * * * * * - - - - - - - | * - | <-- |FENPINQI2:5|counter12
LC16 -> * * * * * * - - - - - - - | * - | <-- |FENPINQI2:5|counter11
LC7 -> * * * * * * - - - - - - - | * - | <-- |FENPINQI2:5|counter10
LC3 -> - - - - - - * * - - - - - | * * | <-- |FENPINQI4:4|counter10
LC1 -> - - - - - - - - - * - - - | * * | <-- |SHIFTREG1TO4:2|temp3
LC2 -> - - - - - - - - - - * - - | * * | <-- |SHIFTREG1TO4:2|temp2
LC5 -> - - - - - - - - - - - * * | * * | <-- |SHIFTREG1TO4:2|count0
Pin
43 -> - - - - - - - - - - - - - | - - | <-- clk
1 -> - - - - - - - - - - - - - | - - | <-- cr
4 -> - - - - - - - - * - - - - | * * | <-- datain
LC18 -> - - - - - - * - - - - - - | * * | <-- |FENPINQI4:4|LPM_ADD_SUB:80|addcore:adder|addcore:adder0|ps1
* = The logic cell or pin is an input to the logic cell (or LAB) through the PIA.
- = The logic cell or pin is not an input to the logic cell (or LAB).
?? 快捷鍵說明
復制代碼
Ctrl + C
搜索代碼
Ctrl + F
全屏模式
F11
切換主題
Ctrl + Shift + D
顯示快捷鍵
?
增大字號
Ctrl + =
減小字號
Ctrl + -