亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? pci.h

?? u-boot1.3德國DENX小組開發的用于多種嵌入式CPU的bootloader
?? H
字號:
/* PCI.h - PCI functions header file *//* Copyright - Galileo technology. */#ifndef __INCpcih#define __INCpcih/* includes */#include"core.h"#include"memory.h"/* According to PCI REV 2.1 MAX agents allowed on the bus are -21- */#define PCI_MAX_DEVICES 22/* Macros *//* The next Macros configurate the initiator board (SELF) or any any agent on   the PCI to become: MASTER, response to MEMORY transactions , response to   IO transactions or TWO both MEMORY_IO transactions. Those configuration   are for both PCI0 and PCI1. */#define PCI_MEMORY_ENABLE(host, deviceNumber) pciWriteConfigReg(host,	       \	  PCI_STATUS_AND_COMMAND,deviceNumber,MEMORY_ENABLE |		     \	  pciReadConfigReg(host, PCI_STATUS_AND_COMMAND,deviceNumber) )#define PCI_IO_ENABLE(host, deviceNumber) pciWriteConfigReg(host,	       \	  PCI_STATUS_AND_COMMAND,deviceNumber,I_O_ENABLE |		     \	  pciReadConfigReg(host, PCI_STATUS_AND_COMMAND,deviceNumber) )#define PCI_SLAVE_ENABLE(host, deviceNumber) pciWriteConfigReg(host,	       \	  PCI_STATUS_AND_COMMAND,deviceNumber,MEMORY_ENABLE | I_O_ENABLE |   \	  pciReadConfigReg(host, PCI_STATUS_AND_COMMAND,deviceNumber) )#define PCI_DISABLE(host, deviceNumber) pciWriteConfigReg(host,		       \	  PCI_STATUS_AND_COMMAND,deviceNumber,0xfffffff8  &		     \	  pciReadConfigReg(host, PCI_STATUS_AND_COMMAND,deviceNumber))#define PCI_MASTER_ENABLE(host,deviceNumber) pciWriteConfigReg(host,	       \	  PCI_STATUS_AND_COMMAND,deviceNumber,MASTER_ENABLE |		     \	  pciReadConfigReg(host,PCI_STATUS_AND_COMMAND,deviceNumber) )#define PCI_MASTER_DISABLE(deviceNumber) pciWriteConfigReg(host,	      \	  PCI_STATUS_AND_COMMAND,deviceNumber,~MASTER_ENABLE &		     \	  pciReadConfigReg(host,PCI_STATUS_AND_COMMAND,deviceNumber) )#define		MASTER_ENABLE			BIT2#define		MEMORY_ENABLE			BIT1#define		I_O_ENABLE			BIT0#define	    SELF		    32/* Agent on the PCI bus may have up to 6 BARS. */#define	    BAR0		    0x10#define	    BAR1		    0x14#define	    BAR2		    0x18#define	    BAR3		    0x1c#define	    BAR4		    0x20#define	    BAR5		    0x24#define		BAR_SEL_MEM_IO			BIT0#define		BAR_MEM_TYPE_32_BIT		NO_BIT#define		BAR_MEM_TYPE_BELOW_1M		       BIT1#define		BAR_MEM_TYPE_64_BIT			      BIT2#define		BAR_MEM_TYPE_RESERVED		      (BIT1 | BIT2)#define		BAR_MEM_TYPE_MASK		      (BIT1 | BIT2)#define		BAR_PREFETCHABLE				      BIT3#define		BAR_CONFIG_MASK			(BIT0 | BIT1 | BIT2 | BIT3)/* Defines for the access regions. */#define	    PREFETCH_ENABLE		    BIT12#define	    PREFETCH_DISABLE		    NO_BIT#define	    DELAYED_READ_ENABLE		    BIT13/* #define     CACHING_ENABLE		       BIT14 *//* aggressive prefetch: PCI slave prefetch two burst in advance*/#define	    AGGRESSIVE_PREFETCH		     BIT16/* read line aggresive prefetch: PCI slave prefetch two burst in advance*/#define	    READ_LINE_AGGRESSIVE_PREFETCH   BIT17/* read multiple aggresive prefetch: PCI slave prefetch two burst in advance*/#define	    READ_MULTI_AGGRESSIVE_PREFETCH  BIT18#define	    MAX_BURST_4			    NO_BIT#define	    MAX_BURST_8			    BIT20  /* Bits[21:20] = 01 */#define	    MAX_BURST_16		    BIT21  /* Bits[21:20] = 10 */#define	    PCI_BYTE_SWAP		    NO_BIT /* Bits[25:24] = 00 */#define	    PCI_NO_SWAP			    BIT24  /* Bits[25:24] = 01 */#define	    PCI_BYTE_AND_WORD_SWAP	    BIT25  /* Bits[25:24] = 10 */#define	    PCI_WORD_SWAP		   (BIT24 | BIT25) /* Bits[25:24] = 11 */#define	    PCI_ACCESS_PROTECT		    BIT28#define	    PCI_WRITE_PROTECT		    BIT29/* typedefs */typedef enum __pciAccessRegions{REGION0,REGION1,REGION2,REGION3,REGION4,REGION5,				REGION6,REGION7} PCI_ACCESS_REGIONS;typedef enum __pciAgentPrio{LOW_AGENT_PRIO,HI_AGENT_PRIO} PCI_AGENT_PRIO;typedef enum __pciAgentPark{PARK_ON_AGENT,DONT_PARK_ON_AGENT} PCI_AGENT_PARK;typedef enum __pciSnoopType{PCI_NO_SNOOP,PCI_SNOOP_WT,PCI_SNOOP_WB}			    PCI_SNOOP_TYPE;typedef enum __pciSnoopRegion{PCI_SNOOP_REGION0,PCI_SNOOP_REGION1,			      PCI_SNOOP_REGION2,PCI_SNOOP_REGION3}			      PCI_SNOOP_REGION;typedef enum __memPciHost{PCI_HOST0,PCI_HOST1} PCI_HOST;typedef enum __memPciRegion{PCI_REGION0,PCI_REGION1,			 PCI_REGION2,PCI_REGION3,			 PCI_IO}			 PCI_REGION;/*ronen 7/Dec/03 */typedef enum __pci_bar_windows{PCI_CS0_BAR, PCI_CS1_BAR, PCI_CS2_BAR,			       PCI_CS3_BAR, PCI_DEV_CS0_BAR, PCI_DEV_CS1_BAR,			       PCI_DEV_CS2_BAR, PCI_DEV_CS3_BAR, PCI_BOOT_CS_BAR,			       PCI_MEM_INT_REG_BAR, PCI_IO_INT_REG_BAR,			       PCI_P2P_MEM0_BAR, PCI_P2P_MEM1_BAR,			       PCI_P2P_IO_BAR, PCI_CPU_BAR, PCI_INT_SRAM_BAR,			       PCI_LAST_BAR} PCI_INTERNAL_BAR;typedef struct pciBar {    unsigned int detectBase;    unsigned int base;    unsigned int size;    unsigned int type;} PCI_BAR;typedef struct pciDevice {    PCI_HOST	     host;    char	    type[40];    unsigned int    deviceNum;    unsigned int    venID;    unsigned int    deviceID;    PCI_BAR bar[6];} PCI_DEVICE;typedef struct pciSelfBars {    unsigned int    SCS0Base;    unsigned int    SCS0Size;    unsigned int    SCS1Base;    unsigned int    SCS1Size;    unsigned int    SCS2Base;    unsigned int    SCS2Size;    unsigned int    SCS3Base;    unsigned int    SCS3Size;    unsigned int    internalMemBase;    unsigned int    internalIOBase;    unsigned int    CS0Base;    unsigned int    CS0Size;    unsigned int    CS1Base;    unsigned int    CS1Size;    unsigned int    CS2Base;    unsigned int    CS2Size;    unsigned int    CS3Base;    unsigned int    CS3Size;    unsigned int    CSBootBase;    unsigned int    CSBootSize;    unsigned int    P2PMem0Base;    unsigned int    P2PMem0Size;    unsigned int    P2PMem1Base;    unsigned int    P2PMem1Size;    unsigned int    P2PIOBase;    unsigned int    P2PIOSize;    unsigned int    CPUBase;    unsigned int    CPUSize;} PCI_SELF_BARS;/* read/write configuration registers on local PCI bus. */void pciWriteConfigReg(PCI_HOST host, unsigned int regOffset,		       unsigned int pciDevNum, unsigned int data);unsigned int pciReadConfigReg (PCI_HOST host, unsigned int regOffset,			       unsigned int pciDevNum);/* read/write configuration registers on another PCI bus. */void pciOverBridgeWriteConfigReg(PCI_HOST host,				 unsigned int regOffset,				 unsigned int pciDevNum,				 unsigned int busNum,unsigned int data);unsigned int pciOverBridgeReadConfigReg(PCI_HOST host,					unsigned int regOffset,					unsigned int pciDevNum,					unsigned int busNum);/* Performs full scane on both PCI and returns all detail possible on the   agents which exist on the bus. */void pciScanDevices(PCI_HOST host, PCI_DEVICE *pci0Detect,		    unsigned int numberOfElment);/*	Master`s memory space	*/bool pciMapSpace(PCI_HOST host, PCI_REGION region,		unsigned int remapBase,		unsigned int deviceBase,		unsigned int deviceLength);unsigned int pciGetSpaceBase(PCI_HOST host, PCI_REGION region);unsigned int pciGetSpaceSize(PCI_HOST host, PCI_REGION region);/*	Slave`s memory space   */void pciMapMemoryBank(PCI_HOST host, MEMORY_BANK bank,		      unsigned int pci0Dram0Base, unsigned int pci0Dram0Size);#if 0 /* GARBAGE routines - dont use till they get cleaned up */void pci0ScanSelfBars(PCI_SELF_BARS *pci0SelfBars);void pci1ScanSelfBars(PCI_SELF_BARS *pci1SelfBars);void pci0MapInternalRegSpace(unsigned int pci0InternalBase);void pci1MapInternalRegSpace(unsigned int pci1InternalBase);void pci0MapInternalRegIOSpace(unsigned int pci0InternalBase);void pci1MapInternalRegIOSpace(unsigned int pci1InternalBase);void pci0MapDevice0MemorySpace(unsigned int pci0Dev0Base,			       unsigned int pci0Dev0Length);void pci1MapDevice0MemorySpace(unsigned int pci1Dev0Base,			       unsigned int pci1Dev0Length);void pci0MapDevice1MemorySpace(unsigned int pci0Dev1Base,			       unsigned int pci0Dev1Length);void pci1MapDevice1MemorySpace(unsigned int pci1Dev1Base,			       unsigned int pci1Dev1Length);void pci0MapDevice2MemorySpace(unsigned int pci0Dev2Base,			       unsigned int pci0Dev2Length);void pci1MapDevice2MemorySpace(unsigned int pci1Dev2Base,			       unsigned int pci1Dev2Length);void pci0MapDevice3MemorySpace(unsigned int pci0Dev3Base,			       unsigned int pci0Dev3Length);void pci1MapDevice3MemorySpace(unsigned int pci1Dev3Base,			       unsigned int pci1Dev3Length);void pci0MapBootDeviceMemorySpace(unsigned int pci0DevBootBase,				  unsigned int pci0DevBootLength);void pci1MapBootDeviceMemorySpace(unsigned int pci1DevBootBase,				  unsigned int pci1DevBootLength);void pci0MapP2pMem0Space(unsigned int pci0P2pMem0Base,			 unsigned int pci0P2pMem0Length);void pci1MapP2pMem0Space(unsigned int pci1P2pMem0Base,			 unsigned int pci1P2pMem0Length);void pci0MapP2pMem1Space(unsigned int pci0P2pMem1Base,			 unsigned int pci0P2pMem1Length);void pci1MapP2pMem1Space(unsigned int pci1P2pMem1Base,			 unsigned int pci1P2pMem1Length);void pci0MapP2pIoSpace(unsigned int pci0P2pIoBase,		       unsigned int pci0P2pIoLength);void pci1MapP2pIoSpace(unsigned int pci1P2pIoBase,		       unsigned int pci1P2pIoLength);void pci0MapCPUspace(unsigned int pci0CpuBase, unsigned int pci0CpuLengs);void pci1MapCPUspace(unsigned int pci1CpuBase, unsigned int pci1CpuLengs);#endif/* PCI region options */bool  pciSetRegionFeatures(PCI_HOST host, PCI_ACCESS_REGIONS region,	unsigned int features, unsigned int baseAddress,	unsigned int regionLength);void  pciDisableAccessRegion(PCI_HOST host, PCI_ACCESS_REGIONS region);/* PCI arbiter */bool pciArbiterEnable(PCI_HOST host);bool pciArbiterDisable(PCI_HOST host);bool pciSetArbiterAgentsPriority(PCI_HOST host, PCI_AGENT_PRIO internalAgent,				  PCI_AGENT_PRIO externalAgent0,				  PCI_AGENT_PRIO externalAgent1,				  PCI_AGENT_PRIO externalAgent2,				  PCI_AGENT_PRIO externalAgent3,				  PCI_AGENT_PRIO externalAgent4,				  PCI_AGENT_PRIO externalAgent5);bool pciSetArbiterAgentsPriority(PCI_HOST host, PCI_AGENT_PRIO internalAgent,				  PCI_AGENT_PRIO externalAgent0,				  PCI_AGENT_PRIO externalAgent1,				  PCI_AGENT_PRIO externalAgent2,				  PCI_AGENT_PRIO externalAgent3,				  PCI_AGENT_PRIO externalAgent4,				  PCI_AGENT_PRIO externalAgent5);bool pciParkingDisable(PCI_HOST host, PCI_AGENT_PARK internalAgent,			PCI_AGENT_PARK externalAgent0,			PCI_AGENT_PARK externalAgent1,			PCI_AGENT_PARK externalAgent2,			PCI_AGENT_PARK externalAgent3,			PCI_AGENT_PARK externalAgent4,			PCI_AGENT_PARK externalAgent5);bool pciEnableBrokenAgentDetection(PCI_HOST host, unsigned char brokenValue);bool pciEnableBrokenAgentDetection(PCI_HOST host, unsigned char brokenValue);/* PCI-to-PCI (P2P) */bool pciP2PConfig(PCI_HOST host,		  unsigned int SecondBusLow,unsigned int SecondBusHigh,		  unsigned int busNum,unsigned int devNum);/* PCI Cache-coherency */bool pciSetRegionSnoopMode(PCI_HOST host, PCI_SNOOP_REGION region,			    PCI_SNOOP_TYPE snoopType,			    unsigned int baseAddress,			    unsigned int regionLength);PCI_DEVICE * pciFindDevice(unsigned short ven, unsigned short dev);#endif /* __INCpcih */

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产精品视频看| 成人蜜臀av电影| 日韩精品亚洲一区二区三区免费| 一区二区三区日本| 亚洲一区自拍偷拍| 亚洲va韩国va欧美va| 一区二区三区日韩精品视频| 亚洲精品日产精品乱码不卡| 一区二区三区在线播放| 亚洲国产精品久久一线不卡| 亚洲一级二级在线| 调教+趴+乳夹+国产+精品| 天堂影院一区二区| 麻豆精品视频在线| 国产精品69毛片高清亚洲| 成人综合在线观看| 91尤物视频在线观看| 欧美在线短视频| 3d成人动漫网站| 久久久777精品电影网影网| 国产精品久久久久久久久免费樱桃 | 丝袜国产日韩另类美女| 蜜臀av性久久久久蜜臀aⅴ| 国产一区二区精品久久| www.性欧美| 欧美视频精品在线观看| 日韩美一区二区三区| 日本一区二区三区久久久久久久久不 | 国产美女av一区二区三区| 成年人午夜久久久| 欧美日韩精品电影| 精品动漫一区二区三区在线观看| 欧美国产欧美综合| 亚洲高清一区二区三区| 久久黄色级2电影| 成人app在线| 91精品中文字幕一区二区三区| 久久你懂得1024| 樱花影视一区二区| 六月丁香婷婷久久| av不卡免费在线观看| 正在播放亚洲一区| 国产精品久久久久毛片软件| 天天av天天翘天天综合网 | 欧美午夜片在线观看| 日韩免费观看2025年上映的电影 | 亚洲h在线观看| 国产一区二区三区黄视频| 91久久香蕉国产日韩欧美9色| 亚洲精品一区二区三区影院| 一区二区三区精品在线| 国产伦精品一区二区三区在线观看| 成人不卡免费av| 日韩精品一区二区三区蜜臀| 亚洲伦在线观看| 国产久卡久卡久卡久卡视频精品| 欧美亚洲国产一区二区三区va| 日本一区二区综合亚洲| 日韩成人一级片| 色网站国产精品| 久久久久久久精| 日本视频一区二区三区| 一本色道综合亚洲| 亚洲国产精品99久久久久久久久| 免费看日韩精品| 在线精品观看国产| 国产精品国产a| 国产精品一级在线| 欧美v国产在线一区二区三区| 亚洲国产中文字幕在线视频综合| 国产91精品露脸国语对白| 欧美一级免费观看| 亚洲尤物视频在线| 91欧美一区二区| 欧美精品一区在线观看| 男人的天堂亚洲一区| 欧美三级蜜桃2在线观看| 日韩毛片一二三区| 懂色av一区二区在线播放| 久久女同互慰一区二区三区| 久久精品国产久精国产| 337p亚洲精品色噜噜| 亚洲成人av在线电影| 欧美性大战久久久久久久蜜臀| 亚洲另类一区二区| 99久久精品情趣| **网站欧美大片在线观看| 欧美日韩精品一区二区三区| 自拍偷拍欧美精品| 成人h精品动漫一区二区三区| 国产婷婷色一区二区三区四区| 久久疯狂做爰流白浆xx| 日韩欧美亚洲一区二区| 美腿丝袜亚洲综合| 精品裸体舞一区二区三区| 久久精品国产色蜜蜜麻豆| 日韩欧美第一区| 久久国产婷婷国产香蕉| 日韩一区二区三区免费观看| 日韩精品成人一区二区三区| 欧洲av一区二区嗯嗯嗯啊| 夜夜夜精品看看| 欧美三级电影在线看| 午夜精品免费在线| 欧美一区二区日韩一区二区| 捆绑变态av一区二区三区| 日韩精品一区二区三区四区视频 | www.性欧美| 亚洲视频一区二区在线| 色综合久久天天| 亚洲成人免费影院| 日韩欧美色综合网站| 国产乱人伦偷精品视频免下载| 久久久美女艺术照精彩视频福利播放| 国产原创一区二区| 亚洲国产精品av| 色综合久久中文综合久久牛| 亚洲最新视频在线播放| 欧美美女一区二区在线观看| 裸体一区二区三区| 国产日韩欧美综合一区| 99国产精品视频免费观看| 一区二区三区四区视频精品免费| 欧美日韩一区 二区 三区 久久精品| 亚洲国产成人va在线观看天堂| 欧美剧情片在线观看| 精品在线你懂的| 国产精品久久久久久久久搜平片 | 91色porny蝌蚪| 日日嗨av一区二区三区四区| 精品久久久久久久久久久久久久久久久 | 一区二区在线看| 在线成人小视频| 久久99日本精品| 亚洲素人一区二区| 91精品国产色综合久久| 国产揄拍国内精品对白| 亚洲另类中文字| 日韩欧美在线123| 成人免费观看视频| 亚洲一区二区三区免费视频| 日韩欧美黄色影院| 成人综合在线网站| 午夜欧美电影在线观看| 国产日韩成人精品| 欧美日韩一区高清| 国产精品香蕉一区二区三区| 一区二区三区国产| 久久久国产精品麻豆| 欧美私模裸体表演在线观看| 国产精一品亚洲二区在线视频| 亚洲免费观看在线视频| 久久网站热最新地址| 欧美视频一区二区在线观看| 国产suv精品一区二区883| 婷婷一区二区三区| 国产精品久久夜| 精品久久人人做人人爰| 欧美丝袜丝交足nylons图片| 国产成人av电影在线| 午夜激情一区二区| 亚洲日本在线a| 久久久不卡网国产精品一区| 欧美高清你懂得| 99久久er热在这里只有精品15 | 国产91精品露脸国语对白| 日韩精品欧美精品| 亚洲日本va午夜在线影院| 久久免费的精品国产v∧| 5月丁香婷婷综合| 色综合天天综合色综合av| 国产精品一区不卡| 美女视频黄免费的久久| 亚洲网友自拍偷拍| 国产精品高清亚洲| 欧美国产一区在线| 欧美mv日韩mv亚洲| 337p亚洲精品色噜噜狠狠| 色婷婷精品大在线视频| 国产99精品国产| 国产在线精品一区二区 | 9191成人精品久久| 在线观看成人小视频| 97精品久久久午夜一区二区三区 | 久久亚洲精品小早川怜子| 9191国产精品| 欧美日韩国产精品成人| 日本高清不卡在线观看| 99精品热视频| 成人少妇影院yyyy| 国产福利一区二区三区视频在线| 久久机这里只有精品| 蜜桃视频在线一区| 免费成人在线观看视频| 丝袜国产日韩另类美女| 日韩精品一二三区| 日韩av在线发布| 日本成人超碰在线观看| 美国精品在线观看| 美女视频黄 久久|