?? tingchechang.tan.qmsg
字號:
{ "Warning" "WTAN_RIPPLE_OR_GATED_CLOCKS_FOUND" "1 " "Warning: Found 1 node(s) in clock paths which may be acting as ripple and/or gated clocks -- node(s) analyzed as buffer(s) resulting in clock skew" { { "Info" "ITAN_RIPPLE_CLK" "HELLO:inst\|CntClk\[23\] " "Info: Detected ripple clock \"HELLO:inst\|CntClk\[23\]\" as buffer" { } { { "HELLO.vhd" "" { Text "C:/Documents and Settings/stu/桌面/ting2/HELLO.vhd" 26 -1 0 } } { "c:/altera/80/quartus/bin/Assignment Editor.qase" "" { Assignment "c:/altera/80/quartus/bin/Assignment Editor.qase" 1 { { 0 "HELLO:inst\|CntClk\[23\]" } } } } } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0 0} } { } 0 0 "Found %1!d! node(s) in clock paths which may be acting as ripple and/or gated clocks -- node(s) analyzed as buffer(s) resulting in clock skew" 0 0 "" 0 0}
{ "Info" "ITDB_FULL_CLOCK_REG_RESULT" "clk register tingche:inst1\|h_num\[2\] register tingche:inst1\|q\[3\] 174.52 MHz 5.73 ns Internal " "Info: Clock \"clk\" has Internal fmax of 174.52 MHz between source register \"tingche:inst1\|h_num\[2\]\" and destination register \"tingche:inst1\|q\[3\]\" (period= 5.73 ns)" { { "Info" "ITDB_FULL_DATA_PATH_RESULT" "5.446 ns + Longest register register " "Info: + Longest register to register delay is 5.446 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns tingche:inst1\|h_num\[2\] 1 REG LC_X11_Y11_N7 8 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LC_X11_Y11_N7; Fanout = 8; REG Node = 'tingche:inst1\|h_num\[2\]'" { } { { "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "" { tingche:inst1|h_num[2] } "NODE_NAME" } } { "tingche.vhd" "" { Text "C:/Documents and Settings/stu/桌面/ting2/tingche.vhd" 36 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.615 ns) + CELL(0.590 ns) 1.205 ns tingche:inst1\|Decoder1~89 2 COMB LC_X11_Y11_N4 16 " "Info: 2: + IC(0.615 ns) + CELL(0.590 ns) = 1.205 ns; Loc. = LC_X11_Y11_N4; Fanout = 16; COMB Node = 'tingche:inst1\|Decoder1~89'" { } { { "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "1.205 ns" { tingche:inst1|h_num[2] tingche:inst1|Decoder1~89 } "NODE_NAME" } } { "tingche.vhd" "" { Text "C:/Documents and Settings/stu/桌面/ting2/tingche.vhd" 57 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(1.324 ns) + CELL(0.442 ns) 2.971 ns tingche:inst1\|tmp~18069 3 COMB LC_X10_Y8_N8 1 " "Info: 3: + IC(1.324 ns) + CELL(0.442 ns) = 2.971 ns; Loc. = LC_X10_Y8_N8; Fanout = 1; COMB Node = 'tingche:inst1\|tmp~18069'" { } { { "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "1.766 ns" { tingche:inst1|Decoder1~89 tingche:inst1|tmp~18069 } "NODE_NAME" } } { "tingche.vhd" "" { Text "C:/Documents and Settings/stu/桌面/ting2/tingche.vhd" 28 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.438 ns) + CELL(0.292 ns) 3.701 ns tingche:inst1\|Mux4~39 4 COMB LC_X10_Y8_N3 1 " "Info: 4: + IC(0.438 ns) + CELL(0.292 ns) = 3.701 ns; Loc. = LC_X10_Y8_N3; Fanout = 1; COMB Node = 'tingche:inst1\|Mux4~39'" { } { { "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "0.730 ns" { tingche:inst1|tmp~18069 tingche:inst1|Mux4~39 } "NODE_NAME" } } { "tingche.vhd" "" { Text "C:/Documents and Settings/stu/桌面/ting2/tingche.vhd" 59 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.711 ns) + CELL(0.114 ns) 4.526 ns tingche:inst1\|Mux4~40 5 COMB LC_X9_Y8_N2 1 " "Info: 5: + IC(0.711 ns) + CELL(0.114 ns) = 4.526 ns; Loc. = LC_X9_Y8_N2; Fanout = 1; COMB Node = 'tingche:inst1\|Mux4~40'" { } { { "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "0.825 ns" { tingche:inst1|Mux4~39 tingche:inst1|Mux4~40 } "NODE_NAME" } } { "tingche.vhd" "" { Text "C:/Documents and Settings/stu/桌面/ting2/tingche.vhd" 59 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.442 ns) + CELL(0.478 ns) 5.446 ns tingche:inst1\|q\[3\] 6 REG LC_X9_Y8_N9 1 " "Info: 6: + IC(0.442 ns) + CELL(0.478 ns) = 5.446 ns; Loc. = LC_X9_Y8_N9; Fanout = 1; REG Node = 'tingche:inst1\|q\[3\]'" { } { { "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "0.920 ns" { tingche:inst1|Mux4~40 tingche:inst1|q[3] } "NODE_NAME" } } { "tingche.vhd" "" { Text "C:/Documents and Settings/stu/桌面/ting2/tingche.vhd" 36 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.916 ns ( 35.18 % ) " "Info: Total cell delay = 1.916 ns ( 35.18 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0 0} { "Info" "ITDB_TOTAL_IC_DELAY" "3.530 ns ( 64.82 % ) " "Info: Total interconnect delay = 3.530 ns ( 64.82 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0 0} } { { "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "5.446 ns" { tingche:inst1|h_num[2] tingche:inst1|Decoder1~89 tingche:inst1|tmp~18069 tingche:inst1|Mux4~39 tingche:inst1|Mux4~40 tingche:inst1|q[3] } "NODE_NAME" } } { "c:/altera/80/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/80/quartus/bin/Technology_Viewer.qrui" "5.446 ns" { tingche:inst1|h_num[2] {} tingche:inst1|Decoder1~89 {} tingche:inst1|tmp~18069 {} tingche:inst1|Mux4~39 {} tingche:inst1|Mux4~40 {} tingche:inst1|q[3] {} } { 0.000ns 0.615ns 1.324ns 0.438ns 0.711ns 0.442ns } { 0.000ns 0.590ns 0.442ns 0.292ns 0.114ns 0.478ns } "" } } } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0 "" 0 0} { "Info" "ITDB_FULL_CLOCK_SKEW_RESULT" "-0.023 ns - Smallest " "Info: - Smallest clock skew is -0.023 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clk destination 2.902 ns + Shortest register " "Info: + Shortest clock path from clock \"clk\" to destination register is 2.902 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.469 ns) 1.469 ns clk 1 CLK PIN_152 104 " "Info: 1: + IC(0.000 ns) + CELL(1.469 ns) = 1.469 ns; Loc. = PIN_152; Fanout = 104; CLK Node = 'clk'" { } { { "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "" { clk } "NODE_NAME" } } { "tingchechang.bdf" "" { Schematic "C:/Documents and Settings/stu/桌面/ting2/tingchechang.bdf" { { 16 -32 136 32 "clk" "" } } } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.722 ns) + CELL(0.711 ns) 2.902 ns tingche:inst1\|q\[3\] 2 REG LC_X9_Y8_N9 1 " "Info: 2: + IC(0.722 ns) + CELL(0.711 ns) = 2.902 ns; Loc. = LC_X9_Y8_N9; Fanout = 1; REG Node = 'tingche:inst1\|q\[3\]'" { } { { "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "1.433 ns" { clk tingche:inst1|q[3] } "NODE_NAME" } } { "tingche.vhd" "" { Text "C:/Documents and Settings/stu/桌面/ting2/tingche.vhd" 36 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "2.180 ns ( 75.12 % ) " "Info: Total cell delay = 2.180 ns ( 75.12 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0 0} { "Info" "ITDB_TOTAL_IC_DELAY" "0.722 ns ( 24.88 % ) " "Info: Total interconnect delay = 0.722 ns ( 24.88 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0 0} } { { "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "2.902 ns" { clk tingche:inst1|q[3] } "NODE_NAME" } } { "c:/altera/80/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/80/quartus/bin/Technology_Viewer.qrui" "2.902 ns" { clk {} clk~out0 {} tingche:inst1|q[3] {} } { 0.000ns 0.000ns 0.722ns } { 0.000ns 1.469ns 0.711ns } "" } } } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0 "" 0 0} { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clk source 2.925 ns - Longest register " "Info: - Longest clock path from clock \"clk\" to source register is 2.925 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.469 ns) 1.469 ns clk 1 CLK PIN_152 104 " "Info: 1: + IC(0.000 ns) + CELL(1.469 ns) = 1.469 ns; Loc. = PIN_152; Fanout = 104; CLK Node = 'clk'" { } { { "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "" { clk } "NODE_NAME" } } { "tingchechang.bdf" "" { Schematic "C:/Documents and Settings/stu/桌面/ting2/tingchechang.bdf" { { 16 -32 136 32 "clk" "" } } } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.745 ns) + CELL(0.711 ns) 2.925 ns tingche:inst1\|h_num\[2\] 2 REG LC_X11_Y11_N7 8 " "Info: 2: + IC(0.745 ns) + CELL(0.711 ns) = 2.925 ns; Loc. = LC_X11_Y11_N7; Fanout = 8; REG Node = 'tingche:inst1\|h_num\[2\]'" { } { { "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "1.456 ns" { clk tingche:inst1|h_num[2] } "NODE_NAME" } } { "tingche.vhd" "" { Text "C:/Documents and Settings/stu/桌面/ting2/tingche.vhd" 36 -1 0 } } } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "2.180 ns ( 74.53 % ) " "Info: Total cell delay = 2.180 ns ( 74.53 % )" { } { } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0 0} { "Info" "ITDB_TOTAL_IC_DELAY" "0.745 ns ( 25.47 % ) " "Info: Total interconnect delay = 0.745 ns ( 25.47 % )" { } { } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0 0} } { { "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "2.925 ns" { clk tingche:inst1|h_num[2] } "NODE_NAME" } } { "c:/altera/80/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/80/quartus/bin/Technology_Viewer.qrui" "2.925 ns" { clk {} clk~out0 {} tingche:inst1|h_num[2] {} } { 0.000ns 0.000ns 0.745ns } { 0.000ns 1.469ns 0.711ns } "" } } } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0 "" 0 0} } { { "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "2.902 ns" { clk tingche:inst1|q[3] } "NODE_NAME" } } { "c:/altera/80/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/80/quartus/bin/Technology_Viewer.qrui" "2.902 ns" { clk {} clk~out0 {} tingche:inst1|q[3] {} } { 0.000ns 0.000ns 0.722ns } { 0.000ns 1.469ns 0.711ns } "" } } { "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "2.925 ns" { clk tingche:inst1|h_num[2] } "NODE_NAME" } } { "c:/altera/80/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/80/quartus/bin/Technology_Viewer.qrui" "2.925 ns" { clk {} clk~out0 {} tingche:inst1|h_num[2] {} } { 0.000ns 0.000ns 0.745ns } { 0.000ns 1.469ns 0.711ns } "" } } } 0 0 "%2!c! %3!s! clock skew is %1!s!" 0 0 "" 0 0} { "Info" "ITDB_FULL_TCO_DELAY" "0.224 ns + " "Info: + Micro clock to output delay of source is 0.224 ns" { } { { "tingche.vhd" "" { Text "C:/Documents and Settings/stu/桌面/ting2/tingche.vhd" 36 -1 0 } } } 0 0 "%2!c! Micro clock to output delay of source is %1!s!" 0 0 "" 0 0} { "Info" "ITDB_FULL_TSU_DELAY" "0.037 ns + " "Info: + Micro setup delay of destination is 0.037 ns" { } { { "tingche.vhd" "" { Text "C:/Documents and Settings/stu/桌面/ting2/tingche.vhd" 36 -1 0 } } } 0 0 "%2!c! Micro setup delay of destination is %1!s!" 0 0 "" 0 0} } { { "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "5.446 ns" { tingche:inst1|h_num[2] tingche:inst1|Decoder1~89 tingche:inst1|tmp~18069 tingche:inst1|Mux4~39 tingche:inst1|Mux4~40 tingche:inst1|q[3] } "NODE_NAME" } } { "c:/altera/80/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/80/quartus/bin/Technology_Viewer.qrui" "5.446 ns" { tingche:inst1|h_num[2] {} tingche:inst1|Decoder1~89 {} tingche:inst1|tmp~18069 {} tingche:inst1|Mux4~39 {} tingche:inst1|Mux4~40 {} tingche:inst1|q[3] {} } { 0.000ns 0.615ns 1.324ns 0.438ns 0.711ns 0.442ns } { 0.000ns 0.590ns 0.442ns 0.292ns 0.114ns 0.478ns } "" } } { "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "2.902 ns" { clk tingche:inst1|q[3] } "NODE_NAME" } } { "c:/altera/80/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/80/quartus/bin/Technology_Viewer.qrui" "2.902 ns" { clk {} clk~out0 {} tingche:inst1|q[3] {} } { 0.000ns 0.000ns 0.722ns } { 0.000ns 1.469ns 0.711ns } "" } } { "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "2.925 ns" { clk tingche:inst1|h_num[2] } "NODE_NAME" } } { "c:/altera/80/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/80/quartus/bin/Technology_Viewer.qrui" "2.925 ns" { clk {} clk~out0 {} tingche:inst1|h_num[2] {} } { 0.000ns 0.000ns 0.745ns } { 0.000ns 1.469ns 0.711ns } "" } } } 0 0 "Clock \"%1!s!\" has %8!s! fmax of %6!s! between source %2!s! \"%3!s!\" and destination %4!s! \"%5!s!\" (period= %7!s!)" 0 0 "" 0 0}
?? 快捷鍵說明
復制代碼
Ctrl + C
搜索代碼
Ctrl + F
全屏模式
F11
切換主題
Ctrl + Shift + D
顯示快捷鍵
?
增大字號
Ctrl + =
減小字號
Ctrl + -