亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來(lái)到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? ftctrl.rpt

?? 實(shí)現(xiàn)6位頻率計(jì)
?? RPT
?? 第 1 頁(yè) / 共 2 頁(yè)
字號(hào):
Project Information                          e:\eda\edakechengsheji\ftctrl.rpt

MAX+plus II Compiler Report File
Version 10.0 9/14/2000
Compiled: 06/19/2008 13:30:05

Copyright (C) 1988-2000 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


FTCTRL


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

ftctrl    EP1K10TC100-1    1      3      0    0         0  %    3        0  %

User Pins:                 1      3      0  



Project Information                          e:\eda\edakechengsheji\ftctrl.rpt

** PROJECT TIMING MESSAGES **

Warning: Timing characteristics of device EP1K10TC100-1 are preliminary


Device-Specific Information:                 e:\eda\edakechengsheji\ftctrl.rpt
ftctrl

***** Logic for device 'ftctrl' compiled without errors.




Device: EP1K10TC100-1

ACEX 1K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f
    MultiVolt I/O                              = OFF
    Enable Lock Output                         = OFF

                                                                   
                                                                   
                  R R R R   R R           R R R R   R R R R R R    
                  E E E E   E E           E E E E   E E E E E E    
                  S S S S   S S V         S S S S   S S S S S S ^  
                  E E E E   E E C         E E E E V E E E E E E D  
                # R R R R   R R C         R R R R C R R R R R R A  
                T V V V V G V V I G G G G V V V V C V V V V V V T  
                C E E E E N E E N N N N N E E E E I E E E E E E A  
                K D D D D D D D T D D D D D D D D O D D D D D D 0  
              ----------------------------------------------------_ 
             / 100  98  96  94  92  90  88  86  84  82  80  78  76   |_ 
            /     99  97  95  93  91  89  87  85  83  81  79  77    | 
^CONF_DONE |  1                                                    75 | ^DCLK 
     ^nCEO |  2                                                    74 | ^nCE 
      #TDO |  3                                                    73 | #TDI 
     VCCIO |  4                                                    72 | VCCINT 
  RESERVED |  5                                                    71 | RESERVED 
  RESERVED |  6                                                    70 | RESERVED 
  RESERVED |  7                                                    69 | RESERVED 
  RESERVED |  8                                                    68 | RESERVED 
  RESERVED |  9                                                    67 | VCCIO 
  RESERVED | 10                                                    66 | GND 
       GND | 11                                                    65 | CLR_CNT 
    VCCINT | 12                                                    64 | RESERVED 
  RESERVED | 13                   EP1K10TC100-1                    63 | LOAD 
  RESERVED | 14                                                    62 | RESERVED 
  RESERVED | 15                                                    61 | RESERVED 
     TSTEN | 16                                                    60 | VCCINT 
     VCCIO | 17                                                    59 | GND 
       GND | 18                                                    58 | RESERVED 
  RESERVED | 19                                                    57 | RESERVED 
  RESERVED | 20                                                    56 | RESERVED 
  RESERVED | 21                                                    55 | RESERVED 
  RESERVED | 22                                                    54 | ^MSEL0 
  RESERVED | 23                                                    53 | ^MSEL1 
      #TMS | 24                                                    52 | VCCINT 
  ^nSTATUS | 25                                                    51 | ^nCONFIG 
           |      27  29  31  33  35  37  39  41  43  45  47  49  _| 
            \   26  28  30  32  34  36  38  40  42  44  46  48  50   | 
             \----------------------------------------------------- 
                R R R R R R R R R V G V G C G G G R V R R R R R R  
                E E E E E E E E E C N C N L N N N E C E E E E E E  
                S S S S S S S S S C D C D K D D D S C S S S S S S  
                E E E E E E E E E I   _       _   E I E E E E E E  
                R R R R R R R R R N   C       C   R O R R R R R R  
                V V V V V V V V V T   K       K   V   V V V V V V  
                E E E E E E E E E     L       L   E   E E E E E E  
                D D D D D D D D D     K       K   D   D D D D D D  
                                                                   
                                                                   


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.
$ = Pin has PCI I/O option enabled. Pin is neither '5.0 V'- nor '3.3 V'-tolerant. 


Device-Specific Information:                 e:\eda\edakechengsheji\ftctrl.rpt
ftctrl

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
B7       2/ 8( 25%)   0/ 8(  0%)   2/ 8( 25%)    1/2    0/2       1/22(  4%)   
B18      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       0/22(  0%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 1/6      ( 16%)
Total I/O pins used:                             3/60     (  5%)
Total logic cells used:                          3/576    (  0%)
Total embedded cells used:                       0/48     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 1.33/4    ( 33%)
Total fan-in:                                   4/2304    (  0%)

Total input pins required:                       1
Total input I/O cell registers required:         0
Total output pins required:                      3
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                      3
Total flipflops required:                        2
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         1/ 576   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 B:      0   0   0   0   0   0   2   0   0   0   0   0   0   0   0   0   0   0   1   0   0   0   0   0   0      3/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  

Total:   0   0   0   0   0   0   2   0   0   0   0   0   0   0   0   0   0   0   1   0   0   0   0   0   0      3/0  



Device-Specific Information:                 e:\eda\edakechengsheji\ftctrl.rpt
ftctrl

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  39      -     -    -    --      INPUT  G          ^    0    0    0    1  CLK


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                 e:\eda\edakechengsheji\ftctrl.rpt
ftctrl

?? 快捷鍵說(shuō)明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
91黄视频在线观看| 欧美日韩激情在线| 亚洲国产成人va在线观看天堂| 欧美色综合影院| 国产在线视频一区二区| 亚洲自拍偷拍网站| 国产午夜精品久久久久久久| 欧美日韩一区中文字幕| www.综合网.com| 久久精品国产一区二区| 亚洲制服丝袜在线| 国产精品久久久久久久浪潮网站| 日韩欧美国产精品| 欧美日韩亚洲高清一区二区| 色综合婷婷久久| 高清成人在线观看| 精品一区二区影视| 免费人成黄页网站在线一区二区| 一区二区三区四区视频精品免费 | 麻豆成人综合网| 亚洲综合网站在线观看| 国产欧美一区二区三区沐欲| 日韩一二三四区| 欧美精品日日鲁夜夜添| 欧美三级电影一区| 99久久99久久精品免费观看| 国产超碰在线一区| 国内精品伊人久久久久影院对白| 青青草伊人久久| 亚洲妇女屁股眼交7| 一区二区激情小说| 日韩码欧中文字| 中文字幕一区二区日韩精品绯色| 久久天天做天天爱综合色| 日韩精品一区二区三区三区免费| 欧美一区二区观看视频| 欧美猛男男办公室激情| 欧美日韩精品三区| 欧美日韩亚洲国产综合| 欧美午夜精品理论片a级按摩| 一本久久精品一区二区| 色噜噜狠狠一区二区三区果冻| 91麻豆精品在线观看| 99久久国产综合精品麻豆| 91丨porny丨国产| 91免费版pro下载短视频| 色婷婷亚洲婷婷| 欧美色网站导航| 7777精品伊人久久久大香线蕉| 7878成人国产在线观看| 欧美一区二区免费观在线| 精品女同一区二区| 久久久亚洲精品石原莉奈| 国产三级三级三级精品8ⅰ区| 久久精品一二三| 国产精品免费看片| 一区二区三区精品视频| 亚洲成在线观看| 美女在线视频一区| 国产一区二区三区四| 成人在线视频一区| 91免费视频观看| 欧美日韩另类一区| 精品国精品国产尤物美女| 国产偷v国产偷v亚洲高清| 成人免费一区二区三区视频| 一区二区三区精品视频在线| 秋霞电影网一区二区| 国产乱人伦偷精品视频免下载| 国产不卡视频一区二区三区| 欧洲一区二区三区免费视频| 欧美一区二区三区日韩视频| 国产午夜亚洲精品羞羞网站| 一区二区三区产品免费精品久久75| 日日摸夜夜添夜夜添精品视频| 裸体一区二区三区| 波多野结衣一区二区三区| 欧美日韩亚洲综合| 国产午夜亚洲精品羞羞网站| 亚洲综合色区另类av| 国内精品嫩模私拍在线| 一本久道久久综合中文字幕| 欧美一区二区三区成人| 日韩久久一区二区| 日韩高清在线观看| 成人激情免费网站| 日韩一区二区不卡| 国产精品久久久久aaaa| 麻豆国产精品一区二区三区| 色噜噜狠狠色综合欧洲selulu| 精品国精品国产| 亚洲最色的网站| 国产iv一区二区三区| 欧美精品v国产精品v日韩精品 | 欧美在线视频日韩| 久久综合久久久久88| 亚洲乱码中文字幕| 国模冰冰炮一区二区| 欧美日韩一区二区三区不卡| 久久免费精品国产久精品久久久久| 亚洲综合一二区| 成人激情图片网| 久久综合中文字幕| 丝袜美腿亚洲色图| 日本大香伊一区二区三区| 久久女同性恋中文字幕| 天天综合网天天综合色| 在线亚洲免费视频| 国产精品久久久久天堂| 国产精品一区专区| 欧美另类一区二区三区| 亚洲三级在线免费| 国产成人在线视频网站| 精品国产凹凸成av人导航| 亚洲一级片在线观看| 99久久免费视频.com| 亚洲精品一区在线观看| 日本欧美久久久久免费播放网| 在线免费亚洲电影| 国产精品第五页| yourporn久久国产精品| 国产午夜精品一区二区三区嫩草| 精品一区二区三区在线观看国产 | 国产一区二区三区高清播放| 欧美精品欧美精品系列| 亚洲一区影音先锋| 在线亚洲人成电影网站色www| 国产精品久久久久影视| 国产91精品欧美| 中文字幕欧美区| 不卡一区二区在线| 国产精品国产三级国产aⅴ入口| 国产精品99久久久久久有的能看 | 亚洲成a人片综合在线| 色综合久久六月婷婷中文字幕| 国产精品乱码一区二三区小蝌蚪| 国产成人免费av在线| 日本一区二区三区四区在线视频 | 99精品偷自拍| 国产精品麻豆久久久| 99精品国产热久久91蜜凸| 国产精品乱码人人做人人爱| 成人福利视频网站| 中文字幕在线观看一区二区| 99精品久久久久久| 亚洲一区二区av在线| 欧美区视频在线观看| 蜜臀av在线播放一区二区三区| 日韩精品一区二区三区在线| 国产精品一色哟哟哟| 亚洲国产精品传媒在线观看| av午夜一区麻豆| 亚洲黄色片在线观看| 欧美日韩高清一区二区三区| 日韩成人一区二区| 26uuu色噜噜精品一区| 成人晚上爱看视频| 一区二区免费在线播放| 91麻豆精品国产91久久久资源速度| 蜜芽一区二区三区| 久久精品免费在线观看| 93久久精品日日躁夜夜躁欧美| 一区二区欧美视频| 日韩片之四级片| 丁香六月久久综合狠狠色| 亚洲特级片在线| 911精品产国品一二三产区| 国内成+人亚洲+欧美+综合在线| 欧美激情一区二区三区全黄 | 99久久婷婷国产综合精品电影| 亚洲老妇xxxxxx| 3d动漫精品啪啪一区二区竹菊| 国产在线播精品第三| 中文字幕亚洲区| 91精品免费在线| 国产99久久久国产精品免费看 | 国产成人免费在线| 亚洲精品国产视频| 欧美成人a在线| 99久久久无码国产精品| 日韩av午夜在线观看| 亚洲国产成人一区二区三区| 欧美日韩亚洲另类| 国产成人在线免费观看| 一级中文字幕一区二区| 欧美videos大乳护士334| 99久久99久久久精品齐齐| 日本三级亚洲精品| 亚洲欧美怡红院| 日韩精品在线一区二区| 一本一道综合狠狠老| 精品一区二区三区日韩| 亚洲一区二区综合| 国产亚洲欧美日韩在线一区| 欧美手机在线视频| 99精品久久只有精品| 国产在线一区二区| 日日夜夜精品视频免费| 亚洲色图视频免费播放| 2020国产精品久久精品美国|