亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? ftctrl.rpt

?? 實現6位頻率計
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Information                          e:\eda\edakechengsheji\ftctrl.rpt

MAX+plus II Compiler Report File
Version 10.0 9/14/2000
Compiled: 06/19/2008 13:30:05

Copyright (C) 1988-2000 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


FTCTRL


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

ftctrl    EP1K10TC100-1    1      3      0    0         0  %    3        0  %

User Pins:                 1      3      0  



Project Information                          e:\eda\edakechengsheji\ftctrl.rpt

** PROJECT TIMING MESSAGES **

Warning: Timing characteristics of device EP1K10TC100-1 are preliminary


Device-Specific Information:                 e:\eda\edakechengsheji\ftctrl.rpt
ftctrl

***** Logic for device 'ftctrl' compiled without errors.




Device: EP1K10TC100-1

ACEX 1K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f
    MultiVolt I/O                              = OFF
    Enable Lock Output                         = OFF

                                                                   
                                                                   
                  R R R R   R R           R R R R   R R R R R R    
                  E E E E   E E           E E E E   E E E E E E    
                  S S S S   S S V         S S S S   S S S S S S ^  
                  E E E E   E E C         E E E E V E E E E E E D  
                # R R R R   R R C         R R R R C R R R R R R A  
                T V V V V G V V I G G G G V V V V C V V V V V V T  
                C E E E E N E E N N N N N E E E E I E E E E E E A  
                K D D D D D D D T D D D D D D D D O D D D D D D 0  
              ----------------------------------------------------_ 
             / 100  98  96  94  92  90  88  86  84  82  80  78  76   |_ 
            /     99  97  95  93  91  89  87  85  83  81  79  77    | 
^CONF_DONE |  1                                                    75 | ^DCLK 
     ^nCEO |  2                                                    74 | ^nCE 
      #TDO |  3                                                    73 | #TDI 
     VCCIO |  4                                                    72 | VCCINT 
  RESERVED |  5                                                    71 | RESERVED 
  RESERVED |  6                                                    70 | RESERVED 
  RESERVED |  7                                                    69 | RESERVED 
  RESERVED |  8                                                    68 | RESERVED 
  RESERVED |  9                                                    67 | VCCIO 
  RESERVED | 10                                                    66 | GND 
       GND | 11                                                    65 | CLR_CNT 
    VCCINT | 12                                                    64 | RESERVED 
  RESERVED | 13                   EP1K10TC100-1                    63 | LOAD 
  RESERVED | 14                                                    62 | RESERVED 
  RESERVED | 15                                                    61 | RESERVED 
     TSTEN | 16                                                    60 | VCCINT 
     VCCIO | 17                                                    59 | GND 
       GND | 18                                                    58 | RESERVED 
  RESERVED | 19                                                    57 | RESERVED 
  RESERVED | 20                                                    56 | RESERVED 
  RESERVED | 21                                                    55 | RESERVED 
  RESERVED | 22                                                    54 | ^MSEL0 
  RESERVED | 23                                                    53 | ^MSEL1 
      #TMS | 24                                                    52 | VCCINT 
  ^nSTATUS | 25                                                    51 | ^nCONFIG 
           |      27  29  31  33  35  37  39  41  43  45  47  49  _| 
            \   26  28  30  32  34  36  38  40  42  44  46  48  50   | 
             \----------------------------------------------------- 
                R R R R R R R R R V G V G C G G G R V R R R R R R  
                E E E E E E E E E C N C N L N N N E C E E E E E E  
                S S S S S S S S S C D C D K D D D S C S S S S S S  
                E E E E E E E E E I   _       _   E I E E E E E E  
                R R R R R R R R R N   C       C   R O R R R R R R  
                V V V V V V V V V T   K       K   V   V V V V V V  
                E E E E E E E E E     L       L   E   E E E E E E  
                D D D D D D D D D     K       K   D   D D D D D D  
                                                                   
                                                                   


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.
$ = Pin has PCI I/O option enabled. Pin is neither '5.0 V'- nor '3.3 V'-tolerant. 


Device-Specific Information:                 e:\eda\edakechengsheji\ftctrl.rpt
ftctrl

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
B7       2/ 8( 25%)   0/ 8(  0%)   2/ 8( 25%)    1/2    0/2       1/22(  4%)   
B18      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       0/22(  0%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 1/6      ( 16%)
Total I/O pins used:                             3/60     (  5%)
Total logic cells used:                          3/576    (  0%)
Total embedded cells used:                       0/48     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 1.33/4    ( 33%)
Total fan-in:                                   4/2304    (  0%)

Total input pins required:                       1
Total input I/O cell registers required:         0
Total output pins required:                      3
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                      3
Total flipflops required:                        2
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         1/ 576   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 B:      0   0   0   0   0   0   2   0   0   0   0   0   0   0   0   0   0   0   1   0   0   0   0   0   0      3/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  

Total:   0   0   0   0   0   0   2   0   0   0   0   0   0   0   0   0   0   0   1   0   0   0   0   0   0      3/0  



Device-Specific Information:                 e:\eda\edakechengsheji\ftctrl.rpt
ftctrl

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  39      -     -    -    --      INPUT  G          ^    0    0    0    1  CLK


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                 e:\eda\edakechengsheji\ftctrl.rpt
ftctrl

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产精品乱子久久久久| 奇米一区二区三区av| 婷婷国产v国产偷v亚洲高清| 韩国中文字幕2020精品| 欧美视频在线观看一区二区| 久久久久久久网| 麻豆国产一区二区| 91同城在线观看| 久久久国产精品午夜一区ai换脸| 亚洲一区二区中文在线| 粉嫩av一区二区三区粉嫩| 日韩欧美在线影院| 亚洲图片有声小说| 91女厕偷拍女厕偷拍高清| 久久精品人人做人人爽人人| 免费在线观看精品| 欧美喷水一区二区| 亚洲一本大道在线| 在线亚洲精品福利网址导航| 中文字幕高清不卡| 成人免费视频一区| 欧美极品少妇xxxxⅹ高跟鞋| 国产精品一区免费在线观看| 欧美成人一区二区三区片免费 | 欧美性猛交xxxxxx富婆| 亚洲国产精华液网站w| 国产精品99久久不卡二区| 337p日本欧洲亚洲大胆色噜噜| 日本成人在线不卡视频| 欧美一区二区三区系列电影| 亚洲国产精品久久人人爱| 欧美色图免费看| 日韩不卡一区二区三区| 欧美日韩国产欧美日美国产精品| 亚洲五月六月丁香激情| 欧美三区在线观看| 日本午夜一本久久久综合| 精品入口麻豆88视频| 国产一区二区视频在线| 国产午夜亚洲精品理论片色戒| 国产91精品免费| 国产精品不卡视频| 欧美吻胸吃奶大尺度电影| 午夜欧美一区二区三区在线播放| 欧美日韩国产免费| 蜜桃视频一区二区| 欧美国产亚洲另类动漫| 91美女片黄在线观看91美女| 依依成人综合视频| 欧美一区二区三区免费大片| 九色综合国产一区二区三区| 久久久无码精品亚洲日韩按摩| 国产成人h网站| 一区二区三区免费网站| 91精品一区二区三区久久久久久 | 亚洲国产裸拍裸体视频在线观看乱了 | 正在播放一区二区| 久久草av在线| 日韩一区在线免费观看| 欧美视频一区二区三区四区| 久久精品99久久久| 亚洲乱码日产精品bd| 欧美福利视频导航| 国产成人综合亚洲网站| 亚洲福利一区二区| 精品国产伦一区二区三区观看体验| 成人亚洲一区二区一| 婷婷久久综合九色国产成人| 久久久av毛片精品| 在线观看国产精品网站| 国产真实乱偷精品视频免| 国产精品成人在线观看| 日韩欧美的一区二区| 一本久久综合亚洲鲁鲁五月天| 青青草国产精品97视觉盛宴| 国产精品动漫网站| 精品福利一区二区三区免费视频| 色综合久久久久综合体| 狠狠色综合播放一区二区| 亚洲一区二区四区蜜桃| 国产视频一区在线观看| 欧美乱妇23p| 91欧美一区二区| 国产不卡在线视频| 秋霞电影网一区二区| 一区二区理论电影在线观看| 久久久国产精华| 欧美一区二区三区免费视频 | 亚洲成人1区2区| 日本一二三不卡| 精品国产一区二区亚洲人成毛片| 欧美无砖砖区免费| 91视频com| 91一区在线观看| 国产91精品入口| 国产毛片精品国产一区二区三区| 日韩va亚洲va欧美va久久| 一区二区成人在线| 亚洲精品欧美激情| 国产精品伦一区二区三级视频| 日韩美女一区二区三区| 欧美三级电影精品| 欧美日韩一区成人| 欧美在线观看你懂的| 91免费看片在线观看| 成人高清免费观看| av电影在线观看一区| 懂色av一区二区三区蜜臀| 麻豆精品在线视频| 久久99国产精品免费| 麻豆精品视频在线观看视频| 日本aⅴ精品一区二区三区 | 一区二区欧美精品| 一区二区免费在线| 亚洲123区在线观看| 丝袜美腿亚洲一区| 日本女优在线视频一区二区| 免费日韩伦理电影| 精品一区二区三区久久久| 久久成人精品无人区| 精品一区二区日韩| 国产高清精品久久久久| 懂色av一区二区三区免费观看| 不卡视频在线观看| 在线精品视频免费观看| 精品污污网站免费看| 91麻豆精品国产91| 久久久久国产精品人| 国产精品麻豆一区二区 | 在线看日韩精品电影| 欧美日韩高清一区二区不卡| 日韩亚洲欧美成人一区| 337p日本欧洲亚洲大胆精品| 国产精品你懂的| 亚洲午夜久久久久| 麻豆免费看一区二区三区| 国产一区二区三区香蕉| 91在线视频免费观看| 欧美主播一区二区三区美女| 欧美一区二区精美| 国产三级精品在线| 一区二区三区自拍| 美女一区二区三区| www..com久久爱| 欧美欧美午夜aⅴ在线观看| 久久久影视传媒| 一区二区三区免费网站| 精品无人码麻豆乱码1区2区| 成人a免费在线看| 欧美剧情电影在线观看完整版免费励志电影 | 久久av资源站| 色综合久久久久综合99| 日韩精品资源二区在线| 亚洲欧洲另类国产综合| 日韩va亚洲va欧美va久久| www.视频一区| 日韩一区二区三区在线观看| 国产精品免费久久久久| 美日韩一区二区三区| 91毛片在线观看| 国产亚洲欧美在线| 日韩精品每日更新| 91小视频在线免费看| 日韩免费视频一区| 亚洲一区二区在线视频| 成人av网站免费| 欧美大尺度电影在线| 亚洲一级二级三级| 国产乱子轮精品视频| 欧美天堂亚洲电影院在线播放| 国产人成一区二区三区影院| 免费xxxx性欧美18vr| 色婷婷亚洲一区二区三区| 国产欧美视频一区二区| 免费看欧美美女黄的网站| 色综合久久88色综合天天6| 国产欧美日韩不卡免费| 久久av老司机精品网站导航| 欧美日本视频在线| 一区二区三区蜜桃| 91麻豆国产精品久久| 国产精品素人一区二区| 国产成人综合亚洲网站| 亚洲精品在线观看视频| 日韩av电影免费观看高清完整版在线观看| 99九九99九九九视频精品| 国产亚洲精品福利| 国产精品一区二区三区四区| 日韩三级高清在线| 日本91福利区| 欧美一级黄色大片| 亚洲va欧美va国产va天堂影院| 色综合久久中文综合久久97| 亚洲日本中文字幕区| 不卡的电影网站| 综合激情成人伊人| 91麻豆精东视频| 一区二区三区av电影| 欧美午夜电影一区| 婷婷久久综合九色综合绿巨人 |