亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? reg32b.rpt

?? 實(shí)現(xiàn)6位頻率計(jì)
?? RPT
?? 第 1 頁 / 共 3 頁
字號(hào):
Project Information                          e:\eda\edakechengsheji\reg32b.rpt

MAX+plus II Compiler Report File
Version 10.0 9/14/2000
Compiled: 06/19/2008 13:30:52

Copyright (C) 1988-2000 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


REG32B


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

reg32b    EP1K10TC100-1    33     32     0    0         0  %    32       5  %

User Pins:                 33     32     0  



Project Information                          e:\eda\edakechengsheji\reg32b.rpt

** PROJECT TIMING MESSAGES **

Warning: Timing characteristics of device EP1K10TC100-1 are preliminary


Device-Specific Information:                 e:\eda\edakechengsheji\reg32b.rpt
reg32b

***** Logic for device 'reg32b' compiled without errors.




Device: EP1K10TC100-1

ACEX 1K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f
    MultiVolt I/O                              = OFF
    Enable Lock Output                         = OFF



Device-Specific Information:                 e:\eda\edakechengsheji\reg32b.rpt
reg32b

** ERROR SUMMARY **

Info: Chip 'reg32b' in device 'EP1K10TC100-1' has less than 20% of pins available for future logic changes -- if your project is likely to change, Altera recommends using a larger device
                                                                   
                                                                   
                                              R                    
                                              E                    
                  D     D   D   V             S D     D         ^  
                  O D D O   O D C         D D E O V D O D D D D D  
                # U I I U   U I C D D D   I I R U C I U I O I O A  
                T T N N T G T N I I I I G N N V T C N T N U N U T  
                C 1 2 1 2 N 1 2 N N N N N 2 2 E 2 I 1 3 1 T 1 T A  
                K 3 7 8 2 D 2 3 T 3 4 2 D 8 5 D 5 O 5 0 6 2 1 7 0  
              ----------------------------------------------------_ 
             / 100  98  96  94  92  90  88  86  84  82  80  78  76   |_ 
            /     99  97  95  93  91  89  87  85  83  81  79  77    | 
^CONF_DONE |  1                                                    75 | ^DCLK 
     ^nCEO |  2                                                    74 | ^nCE 
      #TDO |  3                                                    73 | #TDI 
     VCCIO |  4                                                    72 | VCCINT 
    DOUT23 |  5                                                    71 | DOUT16 
    DOUT26 |  6                                                    70 | DOUT10 
      DIN7 |  7                                                    69 | DOUT28 
    DOUT14 |  8                                                    68 | DIN31 
     DIN21 |  9                                                    67 | VCCIO 
     DOUT1 | 10                                                    66 | GND 
       GND | 11                                                    65 | DIN30 
    VCCINT | 12                                                    64 | DOUT9 
    DOUT27 | 13                   EP1K10TC100-1                    63 | DOUT11 
     DOUT5 | 14                                                    62 | DOUT19 
     DIN29 | 15                                                    61 | DIN9 
    DOUT29 | 16                                                    60 | VCCINT 
     VCCIO | 17                                                    59 | GND 
       GND | 18                                                    58 | DOUT17 
    DOUT18 | 19                                                    57 | DOUT20 
     DOUT4 | 20                                                    56 | DIN22 
      DIN6 | 21                                                    55 | DIN20 
    DOUT24 | 22                                                    54 | ^MSEL0 
     DOUT6 | 23                                                    53 | ^MSEL1 
      #TMS | 24                                                    52 | VCCINT 
  ^nSTATUS | 25                                                    51 | ^nCONFIG 
           |      27  29  31  33  35  37  39  41  43  45  47  49  _| 
            \   26  28  30  32  34  36  38  40  42  44  46  48  50   | 
             \----------------------------------------------------- 
                D D D D D D D D D V G V D L D G G D V D D D D D D  
                O I I I I I O I I C N C I O I N N I C O I I O O O  
                U N N N N N U N N C D C N A N D D N C U N N U U U  
                T 2 5 1 2 8 T 1 1 I   _ 0 D 1 _   1 I T 1 1 T T T  
                2 4   4 6   8 3 2 N   C       C   0 O 3 9 7 1 3 0  
                1                 T   K       K             5 1    
                                      L       L                    
                                      K       K                    
                                                                   
                                                                   


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.
$ = Pin has PCI I/O option enabled. Pin is neither '5.0 V'- nor '3.3 V'-tolerant. 


Device-Specific Information:                 e:\eda\edakechengsheji\reg32b.rpt
reg32b

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A1       3/ 8( 37%)   1/ 8( 12%)   2/ 8( 25%)    1/2    0/2       3/22( 13%)   
A2       2/ 8( 25%)   1/ 8( 12%)   1/ 8( 12%)    1/2    0/2       2/22(  9%)   
A5       1/ 8( 12%)   1/ 8( 12%)   0/ 8(  0%)    1/2    0/2       1/22(  4%)   
A15      1/ 8( 12%)   1/ 8( 12%)   0/ 8(  0%)    1/2    0/2       1/22(  4%)   
A17      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       1/22(  4%)   
A18      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       1/22(  4%)   
A21      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       1/22(  4%)   
A24      2/ 8( 25%)   1/ 8( 12%)   1/ 8( 12%)    1/2    0/2       2/22(  9%)   
B1       1/ 8( 12%)   1/ 8( 12%)   0/ 8(  0%)    1/2    0/2       1/22(  4%)   
B3       1/ 8( 12%)   1/ 8( 12%)   0/ 8(  0%)    1/2    0/2       1/22(  4%)   
B5       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       1/22(  4%)   
B8       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       1/22(  4%)   
B11      2/ 8( 25%)   1/ 8( 12%)   1/ 8( 12%)    1/2    0/2       2/22(  9%)   
B13      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       1/22(  4%)   
B19      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       1/22(  4%)   
B24      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       1/22(  4%)   
C6       1/ 8( 12%)   1/ 8( 12%)   0/ 8(  0%)    1/2    0/2       1/22(  4%)   
C7       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       1/22(  4%)   
C8       1/ 8( 12%)   1/ 8( 12%)   0/ 8(  0%)    1/2    0/2       1/22(  4%)   
C10      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       1/22(  4%)   
C13      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       1/22(  4%)   
C15      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       1/22(  4%)   
C16      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       1/22(  4%)   
C18      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       1/22(  4%)   
C20      1/ 8( 12%)   1/ 8( 12%)   0/ 8(  0%)    1/2    0/2       1/22(  4%)   
C22      1/ 8( 12%)   1/ 8( 12%)   0/ 8(  0%)    1/2    0/2       1/22(  4%)   
C24      1/ 8( 12%)   1/ 8( 12%)   0/ 8(  0%)    1/2    0/2       1/22(  4%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 6/6      (100%)
Total I/O pins used:                            59/60     ( 98%)
Total logic cells used:                         32/576    (  5%)
Total embedded cells used:                       0/48     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 1.00/4    ( 25%)
Total fan-in:                                  32/2304    (  1%)

Total input pins required:                      33
Total input I/O cell registers required:         0
Total output pins required:                     32
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     32
Total flipflops required:                       32
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         0/ 576   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      3   2   0   0   1   0   0   0   0   0   0   0   0   0   0   1   0   1   1   0   0   1   0   0   2     12/0  
 B:      1   0   1   0   1   0   0   1   0   0   2   0   0   1   0   0   0   0   0   1   0   0   0   0   1      9/0  
 C:      0   0   0   0   0   1   1   1   0   1   0   0   0   1   0   1   1   0   1   0   1   0   1   0   1     11/0  

Total:   4   2   1   0   2   1   1   2   0   1   2   0   0   2   0   2   1   1   2   1   1   1   1   0   4     32/0  



Device-Specific Information:                 e:\eda\edakechengsheji\reg32b.rpt
reg32b

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  38      -     -    -    --      INPUT             ^    0    0    0    1  DIN0
  40      -     -    -    --      INPUT             ^    0    0    0    1  DIN1
  89      -     -    -    --      INPUT             ^    0    0    0    1  DIN2
  91      -     -    -    --      INPUT             ^    0    0    0    1  DIN3
  90      -     -    -    --      INPUT             ^    0    0    0    1  DIN4
  28      -     -    -    20      INPUT             ^    0    0    0    1  DIN5
  21      -     -    C    --      INPUT             ^    0    0    0    1  DIN6
   7      -     -    A    --      INPUT             ^    0    0    0    1  DIN7
  31      -     -    -    17      INPUT             ^    0    0    0    1  DIN8
  61      -     -    B    --      INPUT             ^    0    0    0    1  DIN9
  43      -     -    -    12      INPUT             ^    0    0    0    1  DIN10
  78      -     -    -    01      INPUT             ^    0    0    0    1  DIN11
  34      -     -    -    14      INPUT             ^    0    0    0    1  DIN12
  33      -     -    -    15      INPUT             ^    0    0    0    1  DIN13
  29      -     -    -    19      INPUT             ^    0    0    0    1  DIN14
  82      -     -    -    04      INPUT             ^    0    0    0    1  DIN15
  80      -     -    -    03      INPUT             ^    0    0    0    1  DIN16
  47      -     -    -    09      INPUT             ^    0    0    0    1  DIN17
  97      -     -    -    23      INPUT             ^    0    0    0    1  DIN18
  46      -     -    -    10      INPUT             ^    0    0    0    1  DIN19
  55      -     -    C    --      INPUT             ^    0    0    0    1  DIN20
   9      -     -    A    --      INPUT             ^    0    0    0    1  DIN21
  56      -     -    C    --      INPUT             ^    0    0    0    1  DIN22
  93      -     -    -    13      INPUT             ^    0    0    0    1  DIN23
  27      -     -    -    21      INPUT             ^    0    0    0    1  DIN24
  86      -     -    -    09      INPUT             ^    0    0    0    1  DIN25
  30      -     -    -    18      INPUT             ^    0    0    0    1  DIN26
  98      -     -    -    24      INPUT             ^    0    0    0    1  DIN27
  87      -     -    -    12      INPUT             ^    0    0    0    1  DIN28
  15      -     -    B    --      INPUT             ^    0    0    0    1  DIN29
  65      -     -    B    --      INPUT             ^    0    0    0    1  DIN30
  68      -     -    A    --      INPUT             ^    0    0    0    1  DIN31
  39      -     -    -    --      INPUT  G          ^    0    0    0    0  LOAD


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美日本乱大交xxxxx| 99久久99久久久精品齐齐| 国产欧美日韩精品在线| 6080国产精品一区二区| 99re热视频这里只精品| 国产精品一线二线三线精华| 亚洲成av人影院| 中文字幕一区二区三区av| 久久久久久久网| 日韩欧美一二区| 欧美一区二区三区不卡| 欧美在线视频日韩| 色婷婷久久综合| 91福利在线观看| 91丝袜美腿高跟国产极品老师| 国产精品99久久久久久有的能看 | 国产精品盗摄一区二区三区| 日韩三级免费观看| 欧美r级在线观看| 欧美大片一区二区| 国产午夜精品美女毛片视频| 亚洲国产精品传媒在线观看| 国产日韩成人精品| 中文字幕一区二区三区在线播放| 国产欧美日韩卡一| 怡红院av一区二区三区| 亚洲成人综合在线| 免费成人小视频| 国产在线不卡一区| 91网站在线播放| 日韩午夜激情视频| 中文字幕免费一区| 亚洲国产sm捆绑调教视频| 美女视频黄久久| 成人动漫一区二区三区| 欧美少妇一区二区| 精品久久国产老人久久综合| 中文字幕av免费专区久久| 午夜成人免费视频| 粉嫩av一区二区三区粉嫩| 欧美日韩亚洲综合一区二区三区 | 欧美剧在线免费观看网站 | 亚洲综合精品自拍| 成人性生交大片免费看视频在线| 欧美亚洲一区三区| 久久精品人人做人人综合| 夜夜亚洲天天久久| 成人亚洲精品久久久久软件| 666欧美在线视频| 亚洲资源中文字幕| 成人精品视频.| 国产午夜一区二区三区| 日本最新不卡在线| 91麻豆国产自产在线观看| 国产日韩欧美不卡| 久久精品国产网站| 日韩一本二本av| 日本成人在线视频网站| 91福利国产精品| 亚洲免费观看在线观看| 97久久超碰国产精品电影| 国产香蕉久久精品综合网| 久久99精品国产.久久久久久| 欧美久久久久久久久| 亚洲18影院在线观看| 欧美变态tickle挠乳网站| 亚洲线精品一区二区三区八戒| 色综合久久天天| 一区二区三区四区在线免费观看| 91在线视频观看| 亚洲成人免费av| 日韩欧美一区二区在线视频| 奇米色一区二区| 精品成人在线观看| 高清国产一区二区| 亚洲色图自拍偷拍美腿丝袜制服诱惑麻豆| 99re亚洲国产精品| 一区二区三区四区高清精品免费观看| 欧日韩精品视频| 国内精品在线播放| 国产精品乱码一区二三区小蝌蚪| 99久久久久免费精品国产| 一区二区久久久久| 精品国产乱码久久| 91久久奴性调教| 九九精品视频在线看| 亚洲色图制服诱惑| 精品国产乱码久久久久久免费| 99视频精品在线| 麻豆精品视频在线观看| 国产精品免费观看视频| 欧美视频第二页| 91原创在线视频| 久久99精品久久久久| 一区二区三区在线视频免费| 日韩免费在线观看| 欧洲一区二区三区在线| 成人高清av在线| 激情五月婷婷综合网| 一区二区欧美在线观看| 欧美激情一区二区三区| 欧美日韩亚洲另类| 91年精品国产| 91色综合久久久久婷婷| 国产精品影视在线| 久久成人久久鬼色| 日韩一区精品视频| 亚洲综合在线视频| 自拍偷在线精品自拍偷无码专区| 精品久久国产字幕高潮| 日韩欧美一区中文| 国产人成亚洲第一网站在线播放| 日韩亚洲欧美一区二区三区| 欧美精品 日韩| 欧美日韩国产一级| 91精品久久久久久久91蜜桃| 欧美三电影在线| 91精品国产91久久久久久一区二区| 一本色道久久综合亚洲91| 91丨porny丨户外露出| 色婷婷综合中文久久一本| 在线观看www91| 日韩午夜小视频| 久久久www免费人成精品| 国产日韩三级在线| √…a在线天堂一区| 亚洲精品乱码久久久久久久久 | 中文字幕高清一区| 国产精品欧美一区喷水| 日韩码欧中文字| 亚洲 欧美综合在线网络| 毛片基地黄久久久久久天堂| 国产真实乱偷精品视频免| 99精品久久久久久| 91精品国产aⅴ一区二区| 欧美国产欧美亚州国产日韩mv天天看完整| 久久久国际精品| 一区二区三区成人| 久草在线在线精品观看| 91视频.com| 国产色产综合色产在线视频| 亚洲精品一二三四区| 九色|91porny| 色呦呦一区二区三区| 久久在线观看免费| 亚洲图片欧美视频| 成人白浆超碰人人人人| 日韩一级片在线播放| 亚洲一区二区视频在线观看| 久久99精品久久久久久久久久久久 | 亚洲主播在线播放| 国产成人午夜电影网| 538在线一区二区精品国产| 麻豆精品一区二区av白丝在线| av午夜精品一区二区三区| 久久综合久久综合久久综合| 日韩经典中文字幕一区| 91国产丝袜在线播放| 国产精品成人在线观看| 国产乱码精品一品二品| 精品国产不卡一区二区三区| 麻豆91在线播放| 日韩一级黄色片| 久久精品国产77777蜜臀| 在线综合+亚洲+欧美中文字幕| 亚洲黄色尤物视频| 在线国产亚洲欧美| 一区二区三国产精华液| 欧美影院一区二区三区| 亚洲欧美另类综合偷拍| 99久久99久久综合| 亚洲人123区| 欧美精品v日韩精品v韩国精品v| 亚洲午夜电影网| 欧美日韩大陆一区二区| 日韩精品1区2区3区| 精品福利一二区| 国产九九视频一区二区三区| 国产亚洲自拍一区| 91在线看国产| 视频一区二区三区中文字幕| 欧美一级二级三级蜜桃| 国产精品久久久久久久蜜臀| 久久草av在线| 亚洲欧美综合在线精品| 在线亚洲高清视频| 国产精品的网站| 日韩一区二区三区四区| 国产成人精品免费在线| 一区2区3区在线看| 精品欧美一区二区三区精品久久 | 亚洲影视在线播放| 欧美男人的天堂一二区| 国产精品亚洲专一区二区三区| 中文字幕一区二区三区精华液 | 国产日韩欧美电影| 欧美日韩成人一区| 91网站视频在线观看| 国产黄色成人av| 首页综合国产亚洲丝袜|