亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? counter32b.rpt

?? 實現(xiàn)6位頻率計
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Information                      e:\eda\edakechengsheji\counter32b.rpt

MAX+plus II Compiler Report File
Version 10.0 9/14/2000
Compiled: 06/19/2008 13:29:30

Copyright (C) 1988-2000 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


COUNTER32B


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

counter32b
      EP1K10TC100-1        3      5      0    0         0  %    8        1  %

User Pins:                 3      5      0  



Project Information                      e:\eda\edakechengsheji\counter32b.rpt

** PROJECT TIMING MESSAGES **

Warning: Timing characteristics of device EP1K10TC100-1 are preliminary


Project Information                      e:\eda\edakechengsheji\counter32b.rpt

** FILE HIERARCHY **



|lpm_add_sub:82|
|lpm_add_sub:82|addcore:adder|
|lpm_add_sub:82|altshift:result_ext_latency_ffs|
|lpm_add_sub:82|altshift:carry_ext_latency_ffs|
|lpm_add_sub:82|altshift:oflow_ext_latency_ffs|


Device-Specific Information:             e:\eda\edakechengsheji\counter32b.rpt
counter32b

***** Logic for device 'counter32b' compiled without errors.




Device: EP1K10TC100-1

ACEX 1K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f
    MultiVolt I/O                              = OFF
    Enable Lock Output                         = OFF

                                                                   
                                                                   
                  R R R R   R R           R R R R   R R R R R R    
                  E E E E   E E           E E E E   E E E E E E    
                  S S S S   S S V         S S S S   S S S S S S ^  
                  E E E E   E E C         E E E E V E E E E E E D  
                # R R R R   R R C         R R R R C R R R R R R A  
                T V V V V G V V I G G G G V V V V C V V V V V V T  
                C E E E E N E E N N N N N E E E E I E E E E E E A  
                K D D D D D D D T D D D D D D D D O D D D D D D 0  
              ----------------------------------------------------_ 
             / 100  98  96  94  92  90  88  86  84  82  80  78  76   |_ 
            /     99  97  95  93  91  89  87  85  83  81  79  77    | 
^CONF_DONE |  1                                                    75 | ^DCLK 
     ^nCEO |  2                                                    74 | ^nCE 
      #TDO |  3                                                    73 | #TDI 
     VCCIO |  4                                                    72 | VCCINT 
  RESERVED |  5                                                    71 | RESERVED 
  RESERVED |  6                                                    70 | RESERVED 
  RESERVED |  7                                                    69 | RESERVED 
  RESERVED |  8                                                    68 | RESERVED 
  RESERVED |  9                                                    67 | VCCIO 
  RESERVED | 10                                                    66 | GND 
       GND | 11                                                    65 | RESERVED 
    VCCINT | 12                                                    64 | RESERVED 
  RESERVED | 13                   EP1K10TC100-1                    63 | RESERVED 
  RESERVED | 14                                                    62 | RESERVED 
  RESERVED | 15                                                    61 | RESERVED 
  RESERVED | 16                                                    60 | VCCINT 
     VCCIO | 17                                                    59 | GND 
       GND | 18                                                    58 | RESERVED 
       CQ0 | 19                                                    57 | RESERVED 
       CQ1 | 20                                                    56 | RESERVED 
 CARRY_OUT | 21                                                    55 | RESERVED 
       CQ3 | 22                                                    54 | ^MSEL0 
       CQ2 | 23                                                    53 | ^MSEL1 
      #TMS | 24                                                    52 | VCCINT 
  ^nSTATUS | 25                                                    51 | ^nCONFIG 
           |      27  29  31  33  35  37  39  41  43  45  47  49  _| 
            \   26  28  30  32  34  36  38  40  42  44  46  48  50   | 
             \----------------------------------------------------- 
                R R R R R R R R R V G V C C E G G R V R R R R R R  
                E E E E E E E E E C N C L L N N N E C E E E E E E  
                S S S S S S S S S C D C R K A D D S C S S S S S S  
                E E E E E E E E E I   _       _   E I E E E E E E  
                R R R R R R R R R N   C       C   R O R R R R R R  
                V V V V V V V V V T   K       K   V   V V V V V V  
                E E E E E E E E E     L       L   E   E E E E E E  
                D D D D D D D D D     K       K   D   D D D D D D  
                                                                   
                                                                   


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.
$ = Pin has PCI I/O option enabled. Pin is neither '5.0 V'- nor '3.3 V'-tolerant. 


Device-Specific Information:             e:\eda\edakechengsheji\counter32b.rpt
counter32b

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
C13      8/ 8(100%)   0/ 8(  0%)   5/ 8( 62%)    1/2    1/2       1/22(  4%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 3/6      ( 50%)
Total I/O pins used:                             5/60     (  8%)
Total logic cells used:                          8/576    (  1%)
Total embedded cells used:                       0/48     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.62/4    ( 90%)
Total fan-in:                                  29/2304    (  1%)

Total input pins required:                       3
Total input I/O cell registers required:         0
Total output pins required:                      5
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                      8
Total flipflops required:                        4
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         0/ 576   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 B:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   8   0   0   0   0   0   0   0   0   0   0   0      8/0  

Total:   0   0   0   0   0   0   0   0   0   0   0   0   0   8   0   0   0   0   0   0   0   0   0   0   0      8/0  



Device-Specific Information:             e:\eda\edakechengsheji\counter32b.rpt
counter32b

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  39      -     -    -    --      INPUT  G          ^    0    0    0    0  CLK
  38      -     -    -    --      INPUT  G          ^    0    0    0    0  CLR
  40      -     -    -    --      INPUT             ^    0    0    0    4  ENA


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:             e:\eda\edakechengsheji\counter32b.rpt
counter32b

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  21      -     -    C    --     OUTPUT                 0    1    0    0  CARRY_OUT
  19      -     -    C    --     OUTPUT                 0    1    0    0  CQ0
  20      -     -    C    --     OUTPUT                 0    1    0    0  CQ1
  23      -     -    C    --     OUTPUT                 0    1    0    0  CQ2
  22      -     -    C    --     OUTPUT                 0    1    0    0  CQ3


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
久久综合九色综合97婷婷| 91在线视频18| 久久综合999| 国产精品资源在线观看| 国产精品天美传媒| 99久久精品免费看国产免费软件| 欧美高清在线一区二区| 99r精品视频| 亚洲国产精品自拍| 欧美一二三在线| 国产成人综合在线| 亚洲卡通欧美制服中文| 欧美三级韩国三级日本三斤| 丝袜美腿亚洲一区| 久久亚洲私人国产精品va媚药| 国产盗摄一区二区三区| 自拍偷拍亚洲激情| 制服丝袜在线91| 国产伦精品一区二区三区免费| 中文字幕第一区综合| 欧洲一区二区av| 国产自产高清不卡| 亚洲欧美韩国综合色| 欧美一级片免费看| 不卡av电影在线播放| 亚洲一卡二卡三卡四卡无卡久久| 日韩欧美国产电影| 成人久久18免费网站麻豆| 亚洲一区二区三区四区在线| 精品国产一二三| 欧美在线观看视频在线| 国产乱码精品一区二区三区五月婷 | 日韩专区一卡二卡| 欧美国产日韩精品免费观看| 欧美色网站导航| 国产成人av一区| 天堂一区二区在线| 亚洲同性gay激情无套| 91精品免费在线观看| 成人动漫中文字幕| 久久国产视频网| 夜夜亚洲天天久久| 国产精品久久久久永久免费观看| 91精品国产免费久久综合| 99亚偷拍自图区亚洲| 美女网站色91| 丝袜美腿高跟呻吟高潮一区| 中文字幕五月欧美| 国产色一区二区| 日韩欧美亚洲国产另类| 欧美在线观看18| 成人动漫精品一区二区| 久久国产精品露脸对白| 午夜影院在线观看欧美| 国产精品剧情在线亚洲| 国产亚洲1区2区3区| 欧美一区二区三区在线看| 欧美午夜一区二区| 91欧美一区二区| jizz一区二区| 成人福利视频在线看| 国产精品一区二区在线观看不卡| 免费人成在线不卡| 午夜电影网亚洲视频| 亚洲一区中文在线| 一二三区精品视频| 亚洲综合精品久久| 亚洲一区二区三区不卡国产欧美| 国产精品进线69影院| 国产精品免费久久| 国产精品日韩成人| 国产精品免费网站在线观看| 国产日韩欧美亚洲| 欧美国产精品一区二区| 国产精品污网站| 亚洲欧美日韩系列| 一区二区高清在线| 亚洲成av人片在线| 日韩av网站免费在线| 天天综合天天做天天综合| 日日欢夜夜爽一区| 麻豆高清免费国产一区| 国产在线日韩欧美| 懂色av一区二区夜夜嗨| 成人午夜看片网址| 日本高清不卡aⅴ免费网站| 91福利在线播放| 91精品国产一区二区三区香蕉| 91精品国产综合久久久久久久久久| 91麻豆精品国产| 精品1区2区在线观看| 国产人伦精品一区二区| 中文字幕在线不卡一区二区三区| 1024国产精品| 亚洲成人精品一区二区| 麻豆精品一区二区三区| 国产精品99久久久久久久vr | 欧洲精品在线观看| 欧美年轻男男videosbes| 欧美一区二区三区爱爱| 精品久久一二三区| 中文字幕一区二区三区蜜月| 亚洲最大的成人av| 免费观看在线色综合| 国产在线精品免费| 99久久精品国产一区| 欧美日韩亚州综合| 久久综合九色欧美综合狠狠| 亚洲四区在线观看| 日本怡春院一区二区| 国产成人av电影在线| 欧洲另类一二三四区| 久久综合色天天久久综合图片| 亚洲视频在线一区观看| 日产欧产美韩系列久久99| 国产成人在线视频网站| 欧美主播一区二区三区美女| 久久亚洲精品小早川怜子| 一级日本不卡的影视| 精品系列免费在线观看| 91蜜桃在线观看| 精品国产乱码久久久久久浪潮| 日韩美女久久久| 国内精品久久久久影院薰衣草| 91行情网站电视在线观看高清版| 精品久久久久久久久久久久久久久 | 亚洲成人777| 成人禁用看黄a在线| 91精品国产色综合久久不卡电影| 国产夜色精品一区二区av| 亚洲 欧美综合在线网络| zzijzzij亚洲日本少妇熟睡| 日韩精品在线网站| 亚洲成a人v欧美综合天堂| 成人午夜激情视频| 久久影院午夜论| 日韩影视精彩在线| 在线一区二区三区四区五区| 国产丝袜欧美中文另类| 精品一区二区免费| 7777精品伊人久久久大香线蕉| 亚洲欧洲性图库| 国产不卡视频一区二区三区| 日韩午夜激情电影| 亚洲444eee在线观看| 91激情五月电影| 亚洲欧美日韩国产综合| 成人做爰69片免费看网站| 精品国产免费一区二区三区四区| 亚洲成年人网站在线观看| 色哟哟国产精品| 国产精品久久久久影院亚瑟| 国产suv精品一区二区三区| 日韩欧美在线综合网| 日本最新不卡在线| 欧美日韩激情在线| 午夜视频在线观看一区二区| 日本久久一区二区| 亚洲精品日韩专区silk| 97久久超碰国产精品电影| 中文字幕高清不卡| 成人免费观看av| 国产精品视频九色porn| 成人av先锋影音| 中文字幕中文乱码欧美一区二区 | 国产精品国产三级国产普通话三级 | 欧美精品一区二区蜜臀亚洲| 免费高清在线视频一区·| 91精品国产入口在线| 日av在线不卡| 日韩精品一区二区三区在线播放| 免费av成人在线| 精品国产一区二区三区久久久蜜月| 经典三级视频一区| 久久这里只有精品视频网| 国产成人日日夜夜| 国产精品久久久久久久第一福利| 99国产精品国产精品毛片| 一区二区三区资源| 欧美浪妇xxxx高跟鞋交| 日本aⅴ亚洲精品中文乱码| 久久综合色综合88| 成人免费毛片片v| 亚洲乱码中文字幕| 欧美喷水一区二区| 久久er精品视频| 欧美激情一区三区| 91官网在线免费观看| 日本亚洲欧美天堂免费| 精品国产乱码久久久久久牛牛| 国产白丝网站精品污在线入口| 国产精品久久精品日日| 欧美日韩成人在线一区| 国产在线精品一区二区夜色| 国产精品久久久久久久久图文区| 欧美日免费三级在线| 国内精品久久久久影院薰衣草| 日韩美女啊v在线免费观看| 欧美狂野另类xxxxoooo| 国产91色综合久久免费分享|