?? shiftreg3.xco
字號(hào):
# BEGIN Project OptionsSET flowvendor = Foundation_iSESET vhdlsim = TrueSET verilogsim = TrueSET workingdirectory = D:\work\ISE\c11SET speedgrade = -12SET simulationfiles = BehavioralSET asysymbol = TrueSET addpads = FalseSET device = xc4vsx35SET implementationfiletype = EdifSET busformat = BusFormatAngleBracketNotRippedSET foundationsym = FalseSET package = ff668SET createndf = FalseSET designentry = VHDLSET devicefamily = virtex4SET formalverification = FalseSET removerpms = False# END Project Options# BEGIN SelectSELECT RAM-based_Shift_Register family Xilinx,_Inc. 8.0# END Select# BEGIN ParametersCSET aclr=falseCSET ce=falseCSET cepriority=Sync_Overrides_CECSET asyncinitval=0000000000000000CSET depth=3CSET meminitfile=no_coe_file_loadedCSET shiftregtype=Fixed_LengthCSET component_name=shiftreg3CSET syncinitval=0000000000000000CSET defaultdata=0000000000000000CSET syncctrlpriority=Reset_Overrides_SetCSET defaultdataradix=2CSET sset=falseCSET optgoal=AreaCSET asyncinitradix=2CSET sclr=falseCSET ainit=falseCSET width=16CSET aset=falseCSET syncinitradix=2CSET readmiffile=falseCSET sinit=falseCSET reglastbit=false# END ParametersGENERATE
?? 快捷鍵說(shuō)明
復(fù)制代碼
Ctrl + C
搜索代碼
Ctrl + F
全屏模式
F11
切換主題
Ctrl + Shift + D
顯示快捷鍵
?
增大字號(hào)
Ctrl + =
減小字號(hào)
Ctrl + -