亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? 4510addr.h

?? s3c2410 example code , it s a simple code to use s3c2410.
?? H
?? 第 1 頁 / 共 2 頁
字號:
//=============================================================================
// File Name : 4510addr.h
// Function  : S3C4510 Define Address Register
// Program   :
// Date      : February 24, 2003
// Version   : 0.0
// History
//   0.0 : Programming start (February 24,2003) -> SOP
//=============================================================================

#ifndef __4510ADDR_H__
#define __4510ADDR_H__

#ifndef __DEF_H__
#include "def.h"
#endif

#ifndef _OPTION_H
#include "option.h"
#endif


#ifdef __cplusplus
extern "C" {
#endif


/*============================================================================================
;System Manager control
;============================================================================================*/
#define SYSCON          (*(volatile unsigned *)0x03FF0000) //System configuration register              ;0x07FFFF91
#define CLKCON          (*(volatile unsigned *)0x03FF3000) //Clock control register                     ;0x00000000
#define EXTACON0        (*(volatile unsigned *)0x03FF3008) //External I/O timing register 1             ;0x00000000
#define EXTACON1        (*(volatile unsigned *)0x03FF300C) //External I/O timing register 2             ;0x00000000
#define EXTDBWTH        (*(volatile unsigned *)0x03FF3010) //Data bus width of each bank                ;0x00000000
#define ROMCON0         (*(volatile unsigned *)0x03FF3014) //ROM/SRAM/Flash bank 0 control register     ;0x20000060
#define ROMCON1         (*(volatile unsigned *)0x03FF3018) //ROM/SRAM/Flash bank 1 control register     ;0x00000060
#define ROMCON2         (*(volatile unsigned *)0x03FF301C) //ROM/SRAM/Flash bank 2 control register     ;0x00000060
#define ROMCON3         (*(volatile unsigned *)0x03FF3020) //ROM/SRAM/Flash bank 3 control register     ;0x00000060
#define ROMCON4         (*(volatile unsigned *)0x03FF3024) //ROM/SRAM/Flash bank 4 control register     ;0x00000060
#define ROMCON5         (*(volatile unsigned *)0x03FF3028) //ROM/SRAM/Flash bank 5 control register     ;0x00000060
#define DRAMCON0        (*(volatile unsigned *)0x03FF302C) //DRAM bank 0 control register               ;0x00000000
#define DRAMCON1        (*(volatile unsigned *)0x03FF3030) //DRAM bank 0 control register               ;0x00000000
#define DRAMCON2        (*(volatile unsigned *)0x03FF3034) //DRAM bank 0 control register               ;0x00000000
#define DRAMCON3        (*(volatile unsigned *)0x03FF3038) //DRAM bank 0 control register               ;0x00000000
#define REFEXTCON       (*(volatile unsigned *)0x03FF303C) //Refresh and external I/O control register ;0x83FD0000


/*============================================================================================
;Ethernet(BDMA) registers
;============================================================================================*/
#define BDMATXCON       (*(volatile unsigned *)0x03FF9000)     // 0x00000000    ; Buffered DMA receive control register
#define BDMARXCON       (*(volatile unsigned *)0x03FF9004)     // 0x00000000    ; Buffered DMA transmit control register
#define BDMATXPTR       (*(volatile unsigned *)0x03FF9008)     // 0xFFFFFFFF    ; Transmit trame descriptor start address
#define BDMARXPTR       (*(volatile unsigned *)0x03FF900C)     // 0xFFFFFFFF    ; Receive frame descriptor start address
#define BDMARXLSZ       (*(volatile unsigned *)0x03FF9010)     // Undefined     ; Receive frame maximum size
#define BDMASTAT        (*(volatile unsigned *)0x03FF9014)     // 0x00000000    ; Buffered DMA status


/*============================================================================================
;Ethernet(MAC) registers
;============================================================================================*/
#define MACON           (*(volatile unsigned *)0x03FFA000)     // 0x00000000    ; Ethernet MAC control register
#define CAMCON          (*(volatile unsigned *)0x03FFA004)     // 0x00000000    ; CAM control register
#define MACTXCON        (*(volatile unsigned *)0x03FFA008)     // 0x00000000    ; MAC transmit control register
#define MACTXSTAT       (*(volatile unsigned *)0x03FFA00C)     // 0x00000000    ; MAC transmit status register
#define MACRXCON        (*(volatile unsigned *)0x03FFA010)     // 0x00000000    ; MAC receive control register
#define MACRXSTAT       (*(volatile unsigned *)0x03FFA014)     // 0x00000000    ; MAC receive status register
#define STADATA         (*(volatile unsigned *)0x03FFA018)     // 0x00000000    ; Station management data
#define STACON          (*(volatile unsigned *)0x03FFA01C)     // 0x00006000    ; Station management control and address
#define CAMEN           (*(volatile unsigned *)0x03FFA028)     // 0x00000000    ; CAM enable register
#define EMISSCNT        (*(volatile unsigned *)0x03FFA03C)     // 0x00000000    ; Missed error count
#define EPZCNT          (*(volatile unsigned *)0x03FFA040)     // 0x00000000    ; Pause count
#define ERMPZCNT        (*(volatile unsigned *)0x03FFA044)     // 0x00000000    ; Read; Remote pause count
#define ETXSTAT         (*(volatile unsigned *)0x03FF9040)     // 0x00000000    ; Read; Transmit control frame status


/*============================================================================================
;HDLC  Channel A Registers
;============================================================================================*/
#define HMODEA          (*(volatile unsigned *)0x03FF7000)     // 0x00000000    ; HDLC mode register
#define MCONA           (*(volatile unsigned *)0x03FF7004)     // 0x00000000    ; HDLC control register
#define HSTATA          (*(volatile unsigned *)0x03FF7008)     // 0x00000000    ; HDLC status register
#define HINTENA         (*(volatile unsigned *)0x03FF700C)     // 0x00000000    ; HDLC interrupt enable register
#define HTXFIFOCA       (*(volatile unsigned *)0x03FF7010)     // 0x00000000    ; TxFIFO frame continue register
#define HTXFIFOTA       (*(volatile unsigned *)0x03FF7014)     // 0x00000000    ; TxFIFO frame terminate register r
#define HRXFIFOA        (*(volatile unsigned *)0x03FF7018)     // 0x00000000    ; THDLC RxFIFO entry register
#define HBRGTCA         (*(volatile unsigned *)0x03FF701C)     // 0x00000000    ; HDLC Baud rate generate time constantr
#define HPRMBA          (*(volatile unsigned *)0x03FF7020)     // 0x00000000    ; HDLC Preamble Constant 0x00000000
#define HSADR0A         (*(volatile unsigned *)0x03FF7024)     // 0x00000000    ; HDLC station address 0
#define HSADR1A         (*(volatile unsigned *)0x03FF7028)     // 0x00000000    ; HDLC station address 1 0x00000000
#define HSADR2A         (*(volatile unsigned *)0x03FF702C)     // 0x00000000    ; HDLC station address 2
#define HSADR3A         (*(volatile unsigned *)0x03FF7030)     // 0x00000000    ; HDLC station address 3
#define HMASKA          (*(volatile unsigned *)0x03FF7034)     // 0x00000000    ; HDLC mask register
#define HDMATXPTRA      (*(volatile unsigned *)0x03FF7038)     // 0xFFFFFFFF    ; DMA Tx buffer descriptor pointer
#define HDMARXPTRA      (*(volatile unsigned *)0x03FF703C)     // 0xFFFFFFFF    ; DMA Rx buffer descriptor pointer
#define HMFLRA          (*(volatile unsigned *)0x03FF7040)     // 0xXXXX0000    ; Maximum frame length register
#define HRBSRA          (*(volatile unsigned *)0x03FF7044)     // 0xXXXX0000    ; DMA receive buffer size register


/*============================================================================================
;HDLC  Channel B Registers
;============================================================================================*/
#define HMODEB          (*(volatile unsigned *)0x03FF8000)     // 0x00000000    ; HDLC mode register
#define MCONB           (*(volatile unsigned *)0x03FF8004)     // 0x00000000    ; HDLC control register
#define HSTATB          (*(volatile unsigned *)0x03FF8008)     // 0x000104000   ; HDLC status register
#define HINTENB         (*(volatile unsigned *)0x03FF800C)     // 0x00000000    ; HDLC interrupt enable register
#define HTXFIFOCB       (*(volatile unsigned *)0x03FF8010)     // 0x00000000    ; TxFIFO frame continue register

#define HRXFIFOB        (*(volatile unsigned *)0x03FF8018)     // 0x00000000    ; HDLC RxFIFO entry register
#define HBRGTCB         (*(volatile unsigned *)0x03FF801C)     // 0x00000000    ; HDLC Baud rate generate time constant
#define HPRMBB          (*(volatile unsigned *)0x03FF8020)     // 0x00000000    ; HDLC Preamble Constant
#define HSAR0B          (*(volatile unsigned *)0x03FF8024)     // 0x00000000    ; HDLC station address 0
#define HSAR1B          (*(volatile unsigned *)0x03FF8028)     // 0x00000000    ; HDLC station address 1
#define HSAR2B          (*(volatile unsigned *)0x03FF802C)     // 0x00000000    ; HDLC station address 2
#define HSAR3B          (*(volatile unsigned *)0x03FF8030)     // 0x00000000    ; HDLC station address 3
#define HMASKB          (*(volatile unsigned *)0x03FF8034)     // 0x00000000    ; HDLC mask register
#define HDMATXPTRB      (*(volatile unsigned *)0x03FF8038)     // 0xFFFFFFFF    ; DMA Tx buffer descriptor pointer
#define HDMARXPTRB      (*(volatile unsigned *)0x03FF803C)     // 0xFFFFFFFF    ; DMA Rx buffer descriptor pointer
#define HMFLRB          (*(volatile unsigned *)0x03FF8040)     // 0x00000000    ; Maximum frame length register
#define HRBSRB          (*(volatile unsigned *)0x03FF8044)     // 0x00000000    ; DMA receive buffer size register


/*============================================================================================
;I/O PORT CONTROL
;============================================================================================*/
#define IOPMOD          (*(volatile unsigned *)0x03FF5000) //I/O port mode register                     ; 0x00000000 All Input
#define IOPCON		(*(volatile unsigned *)0x03FF5004) //I/O port control registerr         ; 0x00000000
#define IOPDATA         (*(volatile unsigned *)0x03FF5008) //I/O port data register                     ; Undefined


/*============================================================================================
;S3C4510B interrupt sources
;============================================================================================*/
#define INTMOD          (*(volatile unsigned *)0x03FF4000)      //Interrupt mode register               ; 0x00000000
#define INTPND          (*(volatile unsigned *)0x03FF4004)      //Interrupt pending register            ; 0x00000000
#define INTMSK          (*(volatile unsigned *)0x03FF4008)      //Interrupt mask register               ; 0x003FFFFF
#define INTPRI0         (*(volatile unsigned *)0x03FF400C)      //Interrupt priority register 0         ; 0x03020100
#define INTPRI1         (*(volatile unsigned *)0x03FF4010)      //Interrupt priority register 1         ; 0x07060504
#define INTPRI2         (*(volatile unsigned *)0x03FF4014)      //Interrupt priority register 2         ; 0x0B0A0908
#define INTPRI3         (*(volatile unsigned *)0x03FF4018)      //Interrupt priority register 3         ; 0x0F0E0D0C
#define INTPRI4         (*(volatile unsigned *)0x03FF401C)      //nterrupt priority register 4          ; 0x13121110
#define INTPRI5         (*(volatile unsigned *)0x03FF4020)      //Interrupt priority register 5         ; 0x00000014
#define INTOFFSET       (*(volatile unsigned *)0x03FF4024)      //Interrupt offset register             ; 0x00000054
#define INTOSET_FIQ     (*(volatile unsigned *)0x03FF4030)      //FIQ Interrupt offset register         ; 0x00000054
#define INTOSET_IRQ     (*(volatile unsigned *)0x03FF4034)      //IRQ Interrupt offset register         ; 0x00000054


/*============================================================================================
;I2C Bus control registers
;============================================================================================*/
#define IICCON          (*(volatile unsigned *)0x03FFF000)     // 0x00000000    ; I2C bus control status register 0x00000054
#define IICBUF          (*(volatile unsigned *)0x03FFF004)     // Undefined     ; I2C bus shift buffer register
#define IICPS           (*(volatile unsigned *)0x03FFF008)     // 0x00000000    ; I2C bus prescaler register
#define IICCOUNT        (*(volatile unsigned *)0x03FFF00C)     // 0x00000000    ; I2C bus prescaler counter register


/*============================================================================================
;GDMA control registers
;============================================================================================*/
#define GDMACON0        (*(volatile unsigned *)0x03FFB000)     // 0x00000000; GDMA controller channel 0 control register
#define GDMACON1        (*(volatile unsigned *)0x03FFC000)     // 0x00000000; GDMA controller channel 1 control register
#define GDMASRC0        (*(volatile unsigned *)0x03FFB004)     // Undefined;  GDMA channel 0 source address register
#define GDMADST0        (*(volatile unsigned *)0x03FFB008)     // Undefined;  GDMA channel 0 destination address register
#define GDMASRC1        (*(volatile unsigned *)0x03FFC004)     // Undefined;  GDMA channel 1 source address register
#define GDMADST1        (*(volatile unsigned *)0x03FFC008)     // Undefined;  GDMA channel 1 destination address register
#define GDMACNT0        (*(volatile unsigned *)0x03FFB00C)     // Undefined;  GDMA channel 0 transfer count register
#define GDMACNT1        (*(volatile unsigned *)0x03FFC00C)     // Undefined;  GDMA channel 1 transfer count register


?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
成人美女在线视频| av在线不卡免费看| 中文字幕一区二区三区在线播放| 欧美这里有精品| 国产一区二三区好的| 亚洲国产人成综合网站| 国产欧美精品一区二区色综合| 欧美性猛片xxxx免费看久爱| 国产成人免费视频一区| 日本欧美肥老太交大片| 亚洲激情一二三区| 欧美韩国一区二区| 日韩免费高清视频| 欧美日韩国产乱码电影| 91视频你懂的| 欧美人xxxx| 在线免费一区三区| 91老司机福利 在线| 国产成人av福利| 免费成人小视频| 五月综合激情网| 伊人一区二区三区| 一色屋精品亚洲香蕉网站| 久久免费精品国产久精品久久久久| 884aa四虎影成人精品一区| 91蝌蚪porny九色| aaa欧美色吧激情视频| 国产精品香蕉一区二区三区| 国内精品第一页| 久久精品99国产精品| 免费在线观看一区二区三区| 亚洲国产美女搞黄色| 亚洲乱码国产乱码精品精98午夜| 国产精品美女久久久久久久久 | 18欧美乱大交hd1984| 国产清纯在线一区二区www| 久久久无码精品亚洲日韩按摩| 精品国产乱码久久久久久免费| 欧美一区二区三区视频在线观看 | 欧美日韩日本视频| 欧美在线一二三| 欧美日韩国产成人在线免费| 欧美喷水一区二区| 777精品伊人久久久久大香线蕉| 欧美精品少妇一区二区三区| 538在线一区二区精品国产| 在线播放欧美女士性生活| 欧美日韩国产首页| 91精品国产综合久久小美女| 日韩一级完整毛片| 日韩欧美国产高清| 久久综合色8888| 国产精品污网站| 一区二区三区在线免费播放| 一区二区三区在线影院| 午夜欧美在线一二页| 久久国产三级精品| 国产精品自拍在线| 97久久超碰国产精品| 色婷婷久久久久swag精品| 欧美日韩精品一区二区三区 | 一本色道久久综合狠狠躁的推荐| 欧美中文字幕一区| 欧美丰满少妇xxxxx高潮对白| 欧美成人性福生活免费看| 国产欧美一区二区在线| 亚洲欧洲另类国产综合| 亚洲成人777| 国产自产v一区二区三区c| voyeur盗摄精品| 制服丝袜中文字幕一区| 亚洲高清视频在线| 免费观看久久久4p| 成人影视亚洲图片在线| 欧洲在线/亚洲| 久久色视频免费观看| 成人欧美一区二区三区白人| 偷拍亚洲欧洲综合| 国产成人av一区二区三区在线| 色屁屁一区二区| 精品国产乱子伦一区| 国产精品国产三级国产专播品爱网| 亚洲一区二区三区在线看| 久久超碰97人人做人人爱| 色婷婷综合久久| 久久久亚洲午夜电影| 亚洲综合成人网| 成人动漫av在线| 日韩免费观看2025年上映的电影| 国产精品久久国产精麻豆99网站| 婷婷中文字幕综合| 成人蜜臀av电影| 欧美成人免费网站| 一区二区三区欧美激情| 国产精品性做久久久久久| 欧美性一二三区| 欧美激情在线看| 日韩成人伦理电影在线观看| 99久久综合色| 精品福利一二区| 亚洲超碰97人人做人人爱| av中文字幕一区| 精品福利一区二区三区免费视频| 亚洲国产精品一区二区www| 国产传媒一区在线| 日韩欧美区一区二| 亚洲国产精品一区二区www在线| 懂色av中文一区二区三区| 欧美一级一区二区| 亚洲一线二线三线久久久| 波多野结衣中文字幕一区 | 色94色欧美sute亚洲线路二| 国产夜色精品一区二区av| 日本va欧美va精品发布| 在线观看日产精品| 亚洲男帅同性gay1069| 国产成人精品aa毛片| 精品成人佐山爱一区二区| 日韩成人精品在线| 精品视频免费在线| 一区二区三区91| 色一区在线观看| 亚洲欧美乱综合| 99re免费视频精品全部| 中文字幕精品一区二区精品绿巨人 | 日韩电影一区二区三区| 欧美三级在线看| 亚洲妇女屁股眼交7| 在线视频中文字幕一区二区| 国产精品久久久久久久久免费桃花| 欧美精品 日韩| 亚洲综合激情小说| 欧美午夜免费电影| 亚洲成人福利片| 欧美日韩三级在线| 天天综合色天天综合| 欧美色倩网站大全免费| 亚洲国产美国国产综合一区二区| 欧美午夜精品一区二区蜜桃| 亚洲一线二线三线久久久| 欧美日韩一区二区欧美激情| 丝袜美腿亚洲综合| 欧美一卡2卡3卡4卡| 久久国产精品第一页| 精品国产91洋老外米糕| 国产美女在线观看一区| 中文字幕成人在线观看| 成人午夜精品在线| 亚洲欧美日韩国产手机在线| 欧美亚洲综合另类| 午夜精品在线视频一区| 日韩精品一区二区三区在线观看| 久久精品国内一区二区三区| 久久精品夜色噜噜亚洲a∨| 成人伦理片在线| 亚洲精品v日韩精品| 欧美丝袜自拍制服另类| 日韩黄色免费电影| 欧美一区三区二区| 国产一区二区在线免费观看| 国产精品久久久久久久久图文区| 91视频免费看| 男女性色大片免费观看一区二区| 欧美电影精品一区二区| 成人av资源网站| 亚洲国产成人av网| 26uuu国产一区二区三区| 成人av在线一区二区三区| 亚洲电影视频在线| 2欧美一区二区三区在线观看视频| 国产福利一区二区三区| 亚洲免费大片在线观看| 日韩欧美中文字幕公布| 不卡的av电影| 日本女人一区二区三区| 日本一区二区成人在线| 欧美精品亚洲二区| 成人免费精品视频| 五月天中文字幕一区二区| 久久久99精品久久| 欧美日韩你懂的| 不卡一二三区首页| 免费精品视频最新在线| 1000精品久久久久久久久| 日韩欧美美女一区二区三区| 99精品视频在线免费观看| 另类小说欧美激情| 亚洲免费观看高清完整版在线观看 | 麻豆成人久久精品二区三区小说| 国产精品色眯眯| 欧美一区二区三区视频在线观看| kk眼镜猥琐国模调教系列一区二区| 日本亚洲天堂网| 亚洲免费毛片网站| 久久久久久久网| 日韩亚洲欧美中文三级| 在线精品视频一区二区三四| 日韩免费一区二区| 色综合久久久久综合99| 国产精品一区二区果冻传媒|