亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來(lái)到蟲(chóng)蟲(chóng)下載站! | ?? 資源下載 ?? 資源專(zhuān)輯 ?? 關(guān)于我們
? 蟲(chóng)蟲(chóng)下載站

?? config.h

?? CC2510 timer1 PWM輸出2M波形
?? H
?? 第 1 頁(yè) / 共 5 頁(yè)
字號(hào):
      else if (inum==INUM_T2)    { T2IE    = on; }  \
      else if (inum==INUM_T3)    { T3IE    = on; }  \
      else if (inum==INUM_T4)    { T4IE    = on; }  \
      else if (inum==INUM_P0INT) { P0IE    = on; }  \
      else if (inum==INUM_UTX1)  { (on) ? (IEN2 |= 0x08) : (IEN2 &= ~0x08); } \
      else if (inum==INUM_P1INT) { (on) ? (IEN2 |= 0x10) : (IEN2 &= ~0x10); } \
      else if (inum==INUM_RF)    { (on) ? (IEN2 |= 0x01) : (IEN2 &= ~0x01); } \
      else if (inum==INUM_WDT)   { (on) ? (IEN2 |= 0x20) : (IEN2 &= ~0x20); } \
   } while (0)


// Macro for setting interrupt group priority
// Example usage:
//   INT_PRIORITY(RFERR_RF_DMA, 3);
#define INT_PRIORITY(group, pri)                      \
   do {                                               \
      if (pri == 0) { IP0 &= ~group; IP1 &= ~group; } \
      if (pri == 1) { IP0 |=  group; IP1 &= ~group; } \
      if (pri == 2) { IP0 &= ~group; IP1 |=  group; } \
      if (pri == 3) { IP0 |=  group; IP1 |=  group; } \
   } while (0)
// Where pri is one of:
//   0 = Level 0 (lowest priority)
//   1 = Level 1
//   2 = Level 2
//   3 = Level 3 (highest priority)

// Where group is one of
#define RFERR_RF_DMA    0x01 // Group IP0
#define ADC_P2INT_T1    0x02 // Group IP1
#define URX0_UTX0_T2    0x04 // Group IP2
#define URX1_UTX1_T3    0x08 // Group IP3
#define ENC_P1INT_T4    0x10 // Group IP4
#define ST_WDT_P0INT    0x20 // Group IP5


// Macro used together with the INUM_* constants
// to read the interrupt flags.
// Example usage:
//   if (INT_GETFLAG(INUM_URX0))
//     ...
//   while (!INT_GETFLAG(INUM_URX0));

#define INT_GETFLAG(inum) (                       \
   (inum==INUM_RFTXRX)      ? RFTXRXIF          : \
   (inum==INUM_ADC)         ? ADCIF             : \
   (inum==INUM_URX0)        ? URX0IF            : \
   (inum==INUM_URX1)        ? URX1IF            : \
   (inum==INUM_ENC)         ? ENCIF_0           : \
   (inum==INUM_ST)          ? STIF              : \
   (inum==INUM_P2INT)       ? P2IF              : \
   (inum==INUM_UTX0)        ? UTX0IF            : \
   (inum==INUM_DMA)         ? DMAIF             : \
   (inum==INUM_T1)          ? T1IF              : \
   (inum==INUM_T2)          ? T2IF              : \
   (inum==INUM_T3)          ? T3IF              : \
   (inum==INUM_T4)          ? T4IF              : \
   (inum==INUM_P0INT)       ? P0IF              : \
   (inum==INUM_UTX1)        ? UTX1IF            : \
   (inum==INUM_P1INT)       ? P1IF              : \
   (inum==INUM_RF)          ? S1CON &= ~0x03    : \
   (inum==INUM_WDT)         ? WDTIF             : \
   0                                              \
)



// Macro used to set or clear certain interrupt flags.
// Example usage:
//   INT_SETFLAG(INUM_URX0, INT_SET;
//   INT_SETFLAG(INUM_T3, INT_CLR);
#define INT_SETFLAG(inum, f)                     \
   do {                                          \
      if      (inum==INUM_RFTXRX){ RFTXRXIF = f; } \
      else if (inum==INUM_ADC)   { ADCIF  = f; } \
      else if (inum==INUM_URX0)  { URX0IF = f; } \
      else if (inum==INUM_URX1)  { URX1IF = f; } \
      else if (inum==INUM_ENC)   { ENCIF_1 = ENCIF_0 = f; } \
      else if (inum==INUM_ST)    { STIF  = f;  } \
      else if (inum==INUM_P2INT) { P2IF  = f;  } \
      else if (inum==INUM_UTX0)  { UTX0IF= f;  } \
      else if (inum==INUM_DMA)   { DMAIF = f;  } \
      else if (inum==INUM_T1)    { T1IF  = f;  } \
      else if (inum==INUM_T2)    { T2IF  = f;  } \
      else if (inum==INUM_T3)    { T3IF  = f;  } \
      else if (inum==INUM_T4)    { T4IF  = f;  } \
      else if (inum==INUM_P0INT) { P0IF  = f;  } \
      else if (inum==INUM_UTX1)  { UTX1IF= f;  } \
      else if (inum==INUM_P1INT) { P1IF  = f;  } \
      else if (inum==INUM_RF)    { (f) ? (S1CON |= 0x03) : (S1CON &= ~0x03); } \
      else if (inum==INUM_WDT)   { WDTIF = f;  } \
   } while (0)





/******************************************************************************
**************************   DMA structures / macros  *************************
******************************************************************************/

// The macros and structs in this section simplify setup and usage of DMA.

//******************************************************************************

#define DMA_CHANNEL_0  0x01
#define DMA_CHANNEL_1  0x02
#define DMA_CHANNEL_2  0x04
#define DMA_CHANNEL_3  0x08
#define DMA_CHANNEL_4  0x10

#define VLEN_USE_LEN            0x00 // Use LEN for transfer count
#define VLEN_FIXED              0x00 // Use LEN for transfer count
#define VLEN_1_P_VALOFFIRST     0x01 // Transfer the first byte + the number of bytes indicated by the first byte
#define VLEN_VALOFFIRST         0x02 // Transfer the number of bytes indicated by the first byte (starting with the first byte)
#define VLEN_1_P_VALOFFIRST_P_1 0x03 // Transfer the first byte + the number of bytes indicated by the first byte + 1 more byte
#define VLEN_1_P_VALOFFIRST_P_2 0x04 // Transfer the first byte + the number of bytes indicated by the first byte + 2 more bytes

#define WORDSIZE_BYTE           0x00 // Transfer a byte at a time
#define WORDSIZE_WORD           0x01 // Transfer a 16-bit word at a time

#define TMODE_SINGLE            0x00 // Transfer a single byte/word after each DMA trigger
#define TMODE_BLOCK             0x01 // Transfer block of data (length len) after each DMA trigger
#define TMODE_SINGLE_REPEATED   0x02 // Transfer single byte/word (after len transfers, rearm DMA)
#define TMODE_BLOCK_REPEATED    0x03 // Transfer block of data (after len transfers, rearm DMA)

#define DMATRIG_NONE           0   // No trigger, setting DMAREQ.DMAREQx bit starts transfer
#define DMATRIG_PREV           1   // DMA channel is triggered by completion of previous channel
#define DMATRIG_T1_CH0         2   // Timer 1, compare, channel 0
#define DMATRIG_T1_CH1         3   // Timer 1, compare, channel 1
#define DMATRIG_T1_CH2         4   // Timer 1, compare, channel 2
#define DMATRIG_T2_COMP        5   // Timer 2, compare
#define DMATRIG_T2_OVFL        6   // Timer 2, overflow
#define DMATRIG_T3_CH0         7   // Timer 3, compare, channel 0
#define DMATRIG_T3_CH1         8   // Timer 3, compare, channel 1
#define DMATRIG_T4_CH0         9   // Timer 4, compare, channel 0
#define DMATRIG_T4_CH1        10   // Timer 4, compare, channel 1
#define DMATRIG_ST            11   // Sleep Timer compare
#define DMATRIG_IOC_0         12   // Port 0 I/O pin input transition
#define DMATRIG_IOC_1         13   // Port 1 I/O pin input transition
#define DMATRIG_URX0          14   // USART0 RX complete
#define DMATRIG_UTX0          15   // USART0 TX complete
#define DMATRIG_URX1          16   // USART1 RX complete
#define DMATRIG_UTX1          17   // USART1 TX complete
#define DMATRIG_FLASH         18   // Flash data write complete
#define DMATRIG_RADIO         19   // RF packet byte received/transmit
#define DMATRIG_ADC_CHALL     20   // ADC end of a conversion in a sequence, sample ready
#define DMATRIG_ADC_CH0       21   // ADC end of conversion channel 0 in sequence, sample ready
#define DMATRIG_ADC_CH1       22   // ADC end of conversion channel 1 in sequence, sample ready
#define DMATRIG_ADC_CH2       23   // ADC end of conversion channel 2 in sequence, sample ready
#define DMATRIG_ADC_CH3       24   // ADC end of conversion channel 3 in sequence, sample ready
#define DMATRIG_ADC_CH4       25   // ADC end of conversion channel 4 in sequence, sample ready
#define DMATRIG_ADC_CH5       26   // ADC end of conversion channel 5 in sequence, sample ready
#define DMATRIG_ADC_CH6       27   // ADC end of conversion channel 6 in sequence, sample ready
#define DMATRIG_ADC_CH7       28   // ADC end of conversion channel 7 in sequence, sample ready
#define DMATRIG_ENC_DW        29   // AES encryption processor requests download input data
#define DMATRIG_ENC_UP        30   // AES encryption processor requests upload output data

#define SRCINC_0         0x00 // Increment source pointer by 0 bytes/words after each transfer
#define SRCINC_1         0x01 // Increment source pointer by 1 bytes/words after each transfer
#define SRCINC_2         0x02 // Increment source pointer by 2 bytes/words after each transfer
#define SRCINC_M1        0x03 // Decrement source pointer by 1 bytes/words after each transfer

#define DESTINC_0        0x00 // Increment destination pointer by 0 bytes/words after each transfer
#define DESTINC_1        0x01 // Increment destination pointer by 1 bytes/words after each transfer
#define DESTINC_2        0x02 // Increment destination pointer by 2 bytes/words after each transfer
#define DESTINC_M1       0x03 // Decrement destination pointer by 1 bytes/words after each transfer

#define IRQMASK_DISABLE  0x00 // Disable interrupt generation
#define IRQMASK_ENABLE   0x01 // Enable interrupt generation upon DMA channel done

#define M8_USE_8_BITS    0x00 // Use all 8 bits for transfer count
#define M8_USE_7_BITS    0x01 // Use 7 LSB for transfer count

#define PRI_LOW          0x00 // Low, CPU has priority
#define PRI_GUARANTEED   0x01 // Guaranteed, DMA at least every second try
#define PRI_HIGH         0x02 // High, DMA has priority
#define PRI_ABSOLUTE     0x03 // Highest, DMA has priority. Reserved for DMA port access.


#pragma bitfields=reversed
typedef struct {
   unsigned char SRCADDRH;
   unsigned char SRCADDRL;
   unsigned char DESTADDRH;
   unsigned char DESTADDRL;
   unsigned char VLEN      : 3;
   unsigned char LENH      : 5;
   unsigned char LENL      : 8;
   unsigned char WORDSIZE  : 1;
   unsigned char TMODE     : 2;
   unsigned char TRIG      : 5;
   unsigned char SRCINC    : 2;
   unsigned char DESTINC   : 2;
   unsigned char IRQMASK   : 1;
   unsigned char M8        : 1;
   unsigned char PRIORITY  : 2;
} DMA_DESC;
#pragma bitfields=default


#define DMA_SET_ADDR_DESC0(a)           \
   do{                                  \
      DMA0CFGH = (BYTE)( (WORD)a >> 8 );\
      DMA0CFGL = (BYTE)( (WORD)a );     \
   } while(0)

#define DMA_SET_ADDR_DESC1234(a)        \
   do{                                  \
      DMA1CFGH = (BYTE)( (WORD)a >> 8 );\
      DMA1CFGL = (BYTE)( (WORD)a );     \
   } while(0)


#define DMA_ARM_CHANNEL(ch)           \
   do{                                \
      asm("NOP");                     \
      asm("NOP");                     \
      asm("NOP");                     \
      asm("NOP");                     \
      asm("NOP");                     \
      asm("NOP");                     \
      asm("NOP");                     \
      asm("NOP");                     \
      asm("NOP");                     \
      asm("NOP");                     \
      asm("NOP");                     \
      asm("NOP");                     \
      DMAARM = ((0x01 << ch) & 0x1F); \
      asm("NOP");                     \
      asm("NOP");                     \
      asm("NOP");                     \
      asm("NOP");                     \
      asm("NOP");                     \
      asm("NOP");                     \
      asm("NOP");                     \
      asm("NOP");                     \
      asm("NOP");                     \
      asm("NOP");                     \
      asm("NOP");                     \
      asm("NOP");                     \
      asm("NOP");                     \
      asm("NOP");                     \
      asm("NOP");                     \
   } while(0)

#define DMA_ABORT_CHANNEL(ch)    DMAARM = (((0x01 << ch) & 0x1F)) //0x80 |
#define DMA_MAN_TRIGGER(ch)      DMAREQ = (0x01 << ch)
#define DMA_START_CHANNEL(ch)    DMA_MAN_TRIGGER(ch)

// Macro for quickly setting the destination address of a DMA structure
#define SET_DMA_DEST(pDmaDesc, dest)                 \
   do{                                               \
      pDmaDesc->DESTADDRH = (BYTE) ((WORD)dest >> 8);\
      pDmaDesc->DESTADDRL = (BYTE)  (WORD)dest;      \
   } while (0);

// Macro for quickly setting the source address of a DMA structure
#define SET_DMA_SOURCE(pDmaDesc, source)              \
   do{                                                \
      pDmaDesc->SRCADDRH = (BYTE) ((WORD)source >> 8);\
      pDmaDesc->SRCADDRL = (BYTE)  (WORD)source;      \
   } while (0)

// Macro for quickly setting the number of bytes to be transferred by the DMA.
// max lenght is 0x1FFF
#define SET_DMA_LENGTH(pDmaDesc, length)          \
   do{                                            \
      pDmaDesc->LENH = (BYTE) ((WORD)length >> 8);\
      pDmaDesc->LENL = (BYTE)  (WORD)length;      \
   } while (0)

// Macro for getting the destination address of a DMA channel
#define GET_DMA_DEST(pDmaDesc)   \
   ( (WORD)pDmaDesc->DESTADDRL | ( (WORD)pDmaDesc->DESTADDRH << 8 ))

// Macro for getting the source address of a DMA channel
#define GET_DMA_SOURCE(pDmaDesc) \
   ( (WORD)pDmaDesc->SRCADDRL  | ( (WORD)pDmaDesc->SRCADDRH << 8 ))


#define SET_DMA_SOURCE1(pDmaDesc, source)              \
   do{                                                \
      pDmaDesc.SRCADDRH = (BYTE) ((WORD)source >> 8);\
      pDmaDesc.SRCADDRL = (BYTE)  (WORD)source;      \
   } while (0)



/******************************************************************************
*******************         Common USART functions/macros   *******************
*******************************************************************************

The macros in this section are available for both SPI and UART operation.
******************************************************************************/

// Example usage:
//   USART0_FLUSH();
#define USART_FLUSH(num)              (U##num##UCR |= 0x80)
#define USART0_FLUSH()                USART_FLUSH(0)
#define USART1_FLUSH()                USART_FLUSH(1)

// Example usage:
//   if (USART0_BUSY())
//     ...
#define USART_BUSY(num)               (U##num##CSR & 0x01 == 0x01)

?? 快捷鍵說(shuō)明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
日韩电影在线观看电影| 884aa四虎影成人精品一区| 91美女福利视频| 在线视频一区二区免费| 91精品麻豆日日躁夜夜躁| 亚洲精品一区二区三区香蕉| 国产精品美女www爽爽爽| 亚洲精品你懂的| 蜜臀精品一区二区三区在线观看| 国产乱色国产精品免费视频| 91啦中文在线观看| 日韩视频在线一区二区| 国产精品久久久久久久久晋中| 亚洲福利电影网| 国产成人在线网站| 在线观看亚洲成人| 2023国产精品| 亚洲国产欧美日韩另类综合 | 91在线视频官网| 56国语精品自产拍在线观看| 欧美国产视频在线| 午夜精品国产更新| 粉嫩av一区二区三区在线播放| 欧美日韩午夜在线| 久久久国产综合精品女国产盗摄| 亚洲综合无码一区二区| 国产精品自在欧美一区| 欧美视频一区二区三区| 亚洲国产成人在线| 美女在线一区二区| 在线免费一区三区| 中文字幕乱码亚洲精品一区 | 日韩美女视频一区二区在线观看| 国产精品国产馆在线真实露脸| 日韩电影免费在线观看网站| av一区二区三区黑人| 精品久久人人做人人爽| 亚洲精品va在线观看| 国产精品夜夜爽| 91精品国产免费久久综合| 日韩伦理免费电影| 国产91精品久久久久久久网曝门| 日韩一级片网址| 亚洲自拍偷拍av| 91老师国产黑色丝袜在线| 久久久久高清精品| 蜜桃一区二区三区四区| 欧美色老头old∨ideo| 国产精品久久久久久久第一福利| 国产真实乱子伦精品视频| 欧美精品在线观看一区二区| 日韩毛片视频在线看| 成人黄色一级视频| 中文字幕精品综合| 国产美女一区二区三区| 日韩精品资源二区在线| 日韩和欧美一区二区三区| 欧美亚洲愉拍一区二区| 中文字幕字幕中文在线中不卡视频| 国产高清不卡二三区| 久久亚洲综合av| 九色porny丨国产精品| 欧美一区二区三区男人的天堂| 亚洲成a人片综合在线| 91麻豆国产精品久久| 亚洲欧美日韩久久| 91麻豆福利精品推荐| 国产精品初高中害羞小美女文| 丰满放荡岳乱妇91ww| 久久精品一区四区| 国产精品亚洲综合一区在线观看| 久久丝袜美腿综合| 国产米奇在线777精品观看| 久久久久久久久岛国免费| 国产又黄又大久久| 久久久噜噜噜久久中文字幕色伊伊| 精品一区二区三区在线观看国产 | 经典三级在线一区| 精品国产成人系列| 国产一区二区三区四| 日韩免费观看高清完整版在线观看| 乱中年女人伦av一区二区| 精品精品国产高清a毛片牛牛 | 国产欧美一区二区精品久导航 | 国产精品久久久久9999吃药| 成人三级伦理片| 亚洲色图欧洲色图婷婷| 在线观看av一区二区| 午夜精品爽啪视频| 日韩精品综合一本久道在线视频| 久草这里只有精品视频| 国产欧美精品一区| 99在线热播精品免费| 伊人性伊人情综合网| 欧美视频完全免费看| 免费在线看成人av| 国产亚洲综合色| 99久久777色| 亚洲va天堂va国产va久| 欧美大片在线观看一区| 国产在线麻豆精品观看| 国产日韩欧美精品电影三级在线| 成人国产一区二区三区精品| 一区二区三区四区国产精品| 欧美日韩大陆一区二区| 精品中文字幕一区二区| 日本一区二区久久| 在线一区二区三区四区五区| 免费在线一区观看| 国产精品久久久久久久岛一牛影视| 色伊人久久综合中文字幕| 免费人成网站在线观看欧美高清| 国产欧美日韩在线看| 欧美性xxxxxx少妇| 精品一区二区三区在线视频| 日韩毛片一二三区| 欧美一个色资源| 不卡视频免费播放| 日韩成人精品视频| 国产精品入口麻豆原神| 欧美日韩一区二区在线观看| 久久精品国产99国产| 1000精品久久久久久久久| 777色狠狠一区二区三区| 成人一级片网址| 日韩国产精品久久久| 欧美激情一区二区三区不卡| 欧美日韩亚洲综合在线| 国产成人精品亚洲午夜麻豆| 午夜视频在线观看一区| 国产欧美一区二区在线| 日韩一级二级三级| 91美女视频网站| 国产主播一区二区三区| 亚洲午夜av在线| 国产精品久久久久久福利一牛影视| 欧美精品xxxxbbbb| 91视视频在线直接观看在线看网页在线看 | 久久精品国产久精国产| 一区二区三区在线视频免费观看| 精品国产乱子伦一区| 欧洲精品中文字幕| 成人毛片视频在线观看| 免费不卡在线视频| 亚洲网友自拍偷拍| 国产精品毛片大码女人| 欧美大白屁股肥臀xxxxxx| 欧美在线一二三四区| 成人综合激情网| 九九在线精品视频| 男人的天堂亚洲一区| 性做久久久久久| 亚洲精品日日夜夜| 综合电影一区二区三区 | 成人aa视频在线观看| 国产一区二区三区美女| 日韩av在线播放中文字幕| 一区二区三区在线免费播放| 国产精品天天摸av网| 精品久久久久久久人人人人传媒| 欧美高清视频在线高清观看mv色露露十八| 不卡av电影在线播放| 国产精品自在在线| 国产一区二区三区最好精华液| 肉肉av福利一精品导航| 亚洲午夜久久久久久久久电影院| 成人免费在线观看入口| 国产精品视频一二三区| 久久精品视频免费观看| 久久综合成人精品亚洲另类欧美| 91精品国产综合久久久久久久 | 久久av资源网| 久久国产精品一区二区| 欧美96一区二区免费视频| 五月天丁香久久| 亚洲18女电影在线观看| 亚洲国产婷婷综合在线精品| 一区二区三区日韩欧美精品| 亚洲欧美激情在线| 亚洲乱码日产精品bd| 亚洲免费观看高清完整版在线观看| 国产精品久久久久9999吃药| 一区在线观看免费| 亚洲视频一区在线| 亚洲欧美日韩一区| 一区二区欧美精品| 亚洲午夜精品久久久久久久久| 午夜精品影院在线观看| 日本少妇一区二区| 免费看日韩精品| 国产一区欧美日韩| 丰满岳乱妇一区二区三区| 成人av在线资源网站| 99久久精品国产导航| 91高清在线观看| 欧美日韩一区二区三区高清| 91精品蜜臀在线一区尤物| 亚洲精品一线二线三线无人区| 国产欧美日韩在线| 一区二区三区日韩在线观看|