亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? printer.rpt

?? parallel output controller
?? RPT
字號:
Project Information                                        f:\vhdl\printer.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 03/18/2007 23:45:05

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful




** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

printer   EPM7032LC44-6    3        1        0      5       8           15 %

User Pins:                 3        1        0  



Project Information                                        f:\vhdl\printer.rpt

** FILE HIERARCHY **



|74193:7|


Device-Specific Information:                               f:\vhdl\printer.rpt
printer

***** Logic for device 'printer' compiled without errors.




Device: EPM7032LC44-6

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF

                                            R  
                                            E  
                                            S  
                 r                          E  
                 e                          R  
                 s  c  V  G  G  G  G  G  r  V  
              t  e  l  C  N  N  N  N  N  d  E  
              r  t  k  C  D  D  D  D  D  y  D  
            -----------------------------------_ 
          /   6  5  4  3  2  1 44 43 42 41 40   | 
RESERVED |  7                                39 | RESERVED 
RESERVED |  8                                38 | RESERVED 
RESERVED |  9                                37 | RESERVED 
     GND | 10                                36 | RESERVED 
RESERVED | 11                                35 | VCC 
RESERVED | 12         EPM7032LC44-6          34 | RESERVED 
RESERVED | 13                                33 | RESERVED 
RESERVED | 14                                32 | RESERVED 
     VCC | 15                                31 | RESERVED 
RESERVED | 16                                30 | GND 
RESERVED | 17                                29 | RESERVED 
         |_  18 19 20 21 22 23 24 25 26 27 28  _| 
           ------------------------------------ 
              R  R  R  R  G  V  R  R  R  R  R  
              E  E  E  E  N  C  E  E  E  E  E  
              S  S  S  S  D  C  S  S  S  S  S  
              E  E  E  E        E  E  E  E  E  
              R  R  R  R        R  R  R  R  R  
              V  V  V  V        V  V  V  V  V  
              E  E  E  E        E  E  E  E  E  
              D  D  D  D        D  D  D  D  D  


N.C. = No Connect. This pin has no internal connection to the device.
VCC = Dedicated power pin, which MUST be connected to VCC.
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.



Device-Specific Information:                               f:\vhdl\printer.rpt
printer

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     0/16(  0%)   3/16( 18%)   0/16(  0%)   0/36(  0%) 
B:    LC17 - LC32     5/16( 31%)   1/16(  6%)   8/16( 50%)   8/36( 22%) 


Total dedicated input pins used:                 0/4      (  0%)
Total I/O pins used:                             4/32     ( 12%)
Total logic cells used:                          5/32     ( 15%)
Total shareable expanders used:                  8/32     ( 25%)
Total Turbo logic cells used:                    5/32     ( 15%)
Total shareable expanders not available (n/a):   0/32     (  0%)
Average fan-in:                                  6.00
Total fan-in:                                    30

Total input pins required:                       3
Total output pins required:                      1
Total bidirectional pins required:               0
Total logic cells required:                      5
Total flipflops required:                        4
Total product terms required:                   23
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:           8

Synthesized logic cells:                         1/  32   (  3%)



Device-Specific Information:                               f:\vhdl\printer.rpt
printer

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
   4    (1)  (A)      INPUT               0      0   0    0    0    1    4  clk
   5    (2)  (A)      INPUT               0      0   0    0    0    1    0  reset
   6    (3)  (A)      INPUT               0      0   0    0    0    1    4  tr


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                               f:\vhdl\printer.rpt
printer

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  41     17    B     OUTPUT    s t        0      0   0    3    5    1    4  rdy


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                               f:\vhdl\printer.rpt
printer

** BURIED LOGIC **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
 (40)    18    B       TFFE      t        2      0   0    2    4    1    0  |74193:7|QD (|74193:7|:23)
 (39)    19    B       TFFE      t        2      0   0    2    3    1    1  |74193:7|QC (|74193:7|:24)
 (38)    20    B       TFFE      t        2      0   0    2    2    1    2  |74193:7|QB (|74193:7|:25)
 (37)    21    B       TFFE      t        2      0   0    2    1    1    3  |74193:7|QA (|74193:7|:26)


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                               f:\vhdl\printer.rpt
printer

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'B':

                   Logic cells placed in LAB 'B'
        +--------- LC17 rdy
        | +------- LC18 |74193:7|QD
        | | +----- LC19 |74193:7|QC
        | | | +--- LC20 |74193:7|QB
        | | | | +- LC21 |74193:7|QA
        | | | | | 
        | | | | |   Other LABs fed by signals
        | | | | |   that feed LAB 'B'
LC      | | | | | | A B |     Logic cells that feed LAB 'B':
LC17 -> * * * * * | - * | <-- rdy
LC18 -> * * - - - | - * | <-- |74193:7|QD
LC19 -> * * * - - | - * | <-- |74193:7|QC
LC20 -> * * * * - | - * | <-- |74193:7|QB
LC21 -> * * * * * | - * | <-- |74193:7|QA

Pin
4    -> * * * * * | - * | <-- clk
5    -> * - - - - | - * | <-- reset
6    -> * * * * * | - * | <-- tr


* = The logic cell or pin is an input to the logic cell (or LAB) through the PIA.
- = The logic cell or pin is not an input to the logic cell (or LAB).


Device-Specific Information:                               f:\vhdl\printer.rpt
printer

** EQUATIONS **

clk      : INPUT;
reset    : INPUT;
tr       : INPUT;

-- Node name is 'rdy' = '~2~1' 
-- Equation name is 'rdy', location is LC017, type is output.
 rdy     = LCELL( _EQ001 $ !reset);
  _EQ001 =  clk & !_LC018 & !_LC019 & !_LC020 & !_LC021 &  reset
         #  rdy &  reset & !tr;

-- Node name is '|74193:7|:26' = '|74193:7|QA' 
-- Equation name is '_LC021', type is buried 
_LC021   = TFFE( VCC,  _EQ002,  VCC, !tr,  VCC);
  _EQ002 =  _X001 &  _X002;
  _X001  = EXP( clk & !rdy);
  _X002  = EXP( clk &  tr);

-- Node name is '|74193:7|:25' = '|74193:7|QB' 
-- Equation name is '_LC020', type is buried 
_LC020   = TFFE( VCC,  _EQ003, !tr,  VCC,  VCC);
  _EQ003 =  _X003 &  _X004;
  _X003  = EXP( clk & !_LC021 & !rdy);
  _X004  = EXP( clk & !_LC021 &  tr);

-- Node name is '|74193:7|:24' = '|74193:7|QC' 
-- Equation name is '_LC019', type is buried 
_LC019   = TFFE( VCC,  _EQ004,  VCC, !tr,  VCC);
  _EQ004 =  _X005 &  _X006;
  _X005  = EXP( clk & !_LC020 & !_LC021 & !rdy);
  _X006  = EXP( clk & !_LC020 & !_LC021 &  tr);

-- Node name is '|74193:7|:23' = '|74193:7|QD' 
-- Equation name is '_LC018', type is buried 
_LC018   = TFFE( VCC,  _EQ005, !tr,  VCC,  VCC);
  _EQ005 =  _X007 &  _X008;
  _X007  = EXP( clk & !_LC019 & !_LC020 & !_LC021 & !rdy);
  _X008  = EXP( clk & !_LC019 & !_LC020 & !_LC021 &  tr);



--     Shareable expanders that are duplicated in multiple LABs:
--     (none)




Project Information                                        f:\vhdl\printer.rpt

** COMPILATION SETTINGS & TIMES **

Processing Menu Commands
------------------------

Design Doctor                             = off

Logic Synthesis:

   Synthesis Type Used                    = Standard

   Default Synthesis Style                = NORMAL

      Logic option settings in 'NORMAL' style for 'MAX7000' family

      DECOMPOSE_GATES                     = on
      DUPLICATE_LOGIC_EXTRACTION          = on
      MINIMIZATION                        = full
      MULTI_LEVEL_FACTORING               = on
      NOT_GATE_PUSH_BACK                  = on
      PARALLEL_EXPANDERS                  = off
      REDUCE_LOGIC                        = on
      REFACTORIZATION                     = on
      REGISTER_OPTIMIZATION               = on
      RESYNTHESIZE_NETWORK                = on
      SLOW_SLEW_RATE                      = off
      SOFT_BUFFER_INSERTION               = on
      SUBFACTOR_EXTRACTION                = on
      TURBO_BIT                           = on
      XOR_SYNTHESIS                       = on
      IGNORE_SOFT_BUFFERS                 = off
      USE_LPM_FOR_AHDL_OPERATORS          = off

   Other logic synthesis settings:

      Automatic Global Clock              = on
      Automatic Global Clear              = on
      Automatic Global Preset             = on
      Automatic Global Output Enable      = on
      Automatic Fast I/O                  = off
      Automatic Register Packing          = off
      Automatic Open-Drain Pins           = on
      Automatic Implement in EAB          = off
      One-Hot State Machine Encoding      = off
      Optimize                            = 5

Default Timing Specifications: None

Cut All Bidir Feedback Timing Paths       = on
Cut All Clear & Preset Timing Paths       = on

Ignore Timing Assignments                 = off

Functional SNF Extractor                  = off

Linked SNF Extractor                      = off
Timing SNF Extractor                      = on
Optimize Timing SNF                       = off
Generate AHDL TDO File                    = off
Fitter Settings                           = NORMAL
Smart Recompile                           = off
Total Recompile                           = off

Interfaces Menu Commands
------------------------

EDIF Netlist Writer                       = off
Verilog Netlist Writer                    = off
VHDL Netlist Writer                       = off

Compilation Times
-----------------

   Compiler Netlist Extractor             00:00:00
   Database Builder                       00:00:00
   Logic Synthesizer                      00:00:00
   Partitioner                            00:00:01
   Fitter                                 00:00:00
   Timing SNF Extractor                   00:00:00
   Assembler                              00:00:00
   --------------------------             --------
   Total Time                             00:00:01


Memory Allocated
-----------------

Peak memory allocated during compilation  = 2,850K

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美一区二区三区啪啪| 99久久亚洲一区二区三区青草| 国内一区二区在线| 国产成人自拍高清视频在线免费播放| www.亚洲在线| 欧美色综合网站| 欧美成人a视频| 成人欧美一区二区三区在线播放| 午夜影视日本亚洲欧洲精品| 激情都市一区二区| 一本一本久久a久久精品综合麻豆 一本一道波多野结衣一区二区 | 日韩电影在线观看网站| 精品一区二区三区免费视频| 色综合久久中文综合久久牛| 91.com在线观看| 国产精品理论片| 日韩不卡一区二区三区 | 亚洲色图欧美偷拍| 免费看欧美美女黄的网站| 成人午夜在线免费| 欧美人牲a欧美精品| 欧美极品xxx| 日韩av一区二区在线影视| www.一区二区| 久久久久一区二区三区四区| 午夜精品久久久久久久99水蜜桃| 成人一区二区三区视频| 欧美日韩国产一二三| 国产嫩草影院久久久久| 免费的国产精品| 91国产免费观看| 国产欧美一区二区三区网站| 热久久国产精品| 色婷婷久久久综合中文字幕| 久久精品一二三| 日韩激情视频在线观看| 一本色道久久综合亚洲91| 久久综合久久鬼色| 日日夜夜精品免费视频| 色婷婷亚洲综合| 国产精品久久午夜| 国产一区二区女| 51久久夜色精品国产麻豆| 亚洲美女淫视频| 成人免费福利片| 精品国产三级a在线观看| 偷窥少妇高潮呻吟av久久免费| av亚洲精华国产精华精华| 久久青草国产手机看片福利盒子| 日韩avvvv在线播放| 在线观看av一区| 亚洲人成影院在线观看| 懂色av一区二区三区免费看| 欧美精品一区二区精品网| 七七婷婷婷婷精品国产| 制服丝袜一区二区三区| 亚洲妇熟xx妇色黄| 在线视频国产一区| 亚洲视频网在线直播| 成人app下载| 中文字幕在线播放不卡一区| 不卡欧美aaaaa| 国产精品女同一区二区三区| 国产精品一二一区| 国产亚洲综合在线| 国产aⅴ精品一区二区三区色成熟| 精品日产卡一卡二卡麻豆| 老司机精品视频在线| 日韩精品一区二区三区在线| 理论电影国产精品| 久久午夜色播影院免费高清 | 国产网红主播福利一区二区| 国产伦精品一区二区三区在线观看| 日韩免费视频一区二区| 韩国女主播一区| 国产丝袜欧美中文另类| 不卡av在线网| 亚洲情趣在线观看| 色成年激情久久综合| 一区二区激情小说| 欧美视频一区二区| 日韩精彩视频在线观看| 日韩欧美国产wwwww| 国产精品99久久久久久久女警| 久久九九99视频| eeuss鲁片一区二区三区在线看| 国产精品久久久久永久免费观看| 97精品久久久久中文字幕| 亚洲黄色性网站| 欧美久久一二区| 欧美bbbbb| 欧美经典一区二区三区| 91视频xxxx| 午夜精品视频一区| 日韩美女视频在线| 懂色av中文字幕一区二区三区| 亚洲欧洲国产日本综合| 欧美在线观看禁18| 男男视频亚洲欧美| 中文字幕不卡在线播放| 色婷婷av一区二区三区大白胸 | 欧美日韩精品免费观看视频| 日韩中文字幕一区二区三区| 精品剧情在线观看| 粉嫩绯色av一区二区在线观看| 亚洲精品国产无天堂网2021| 欧美三级资源在线| 精品一区免费av| 亚洲品质自拍视频| 欧美成人精品1314www| 波多野结衣中文字幕一区二区三区| 亚洲综合一区二区三区| 欧美大片免费久久精品三p| 成人手机电影网| 午夜国产精品一区| 久久人人爽人人爽| 欧美午夜精品一区| 国产一区二区三区四区五区入口| 国产精品理论在线观看| 7777精品伊人久久久大香线蕉经典版下载 | 精品夜夜嗨av一区二区三区| 日韩一区欧美一区| 日韩视频一区二区三区| eeuss鲁片一区二区三区在线观看 eeuss鲁片一区二区三区在线看 | 麻豆免费精品视频| 亚洲色图.com| 久久综合九色综合欧美就去吻| 91黄色在线观看| 国产一区二区在线看| 一区二区日韩电影| 久久精品夜色噜噜亚洲aⅴ| 欧美日韩综合一区| 岛国精品在线播放| 日韩和欧美一区二区| 日韩理论在线观看| 欧美精品一区二区三区久久久| 欧美午夜精品免费| 99这里只有精品| 久久激情五月婷婷| 亚洲成人动漫精品| 亚洲欧美一区二区久久| 久久久久国产精品麻豆| 日韩午夜三级在线| 欧美在线不卡视频| yourporn久久国产精品| 国产一区二区女| 免费在线观看一区二区三区| 一区二区不卡在线视频 午夜欧美不卡在 | 91麻豆国产香蕉久久精品| 日日夜夜免费精品| 亚洲精品视频观看| 国产精品久久久久毛片软件| 欧美一区二区三区免费在线看| 91久久精品一区二区三| 丁香天五香天堂综合| 久久99九九99精品| 日韩国产高清影视| 亚洲精品亚洲人成人网| 国产欧美一区二区精品性| 日韩免费在线观看| 91精品在线观看入口| 欧美日免费三级在线| 日本国产一区二区| 99re热视频这里只精品| 不卡一卡二卡三乱码免费网站| 国产乱子伦视频一区二区三区| 美女视频免费一区| 日本三级韩国三级欧美三级| 婷婷六月综合亚洲| 亚洲高清视频中文字幕| 亚洲精品免费在线| 综合久久久久综合| 亚洲欧美综合另类在线卡通| 中文字幕av一区二区三区免费看| 国产欧美一区在线| 日本一区二区三级电影在线观看 | 成人免费视频caoporn| 国产一区二区三区观看| 狠狠v欧美v日韩v亚洲ⅴ| 另类成人小视频在线| 麻豆久久久久久| 久久成人久久鬼色| 国产在线国偷精品产拍免费yy| 狠狠色伊人亚洲综合成人| 国产一区亚洲一区| 国产精品一区二区无线| 国产成人在线电影| 成人av手机在线观看| 色婷婷久久久综合中文字幕| 欧美在线你懂得| 欧美日韩国产系列| 欧美一激情一区二区三区| 日韩区在线观看| 久久综合九色综合欧美亚洲| 欧美激情艳妇裸体舞| 中文字幕一区在线观看视频| 亚洲精品国产高清久久伦理二区| 一区二区三区成人| 手机精品视频在线观看| 九色综合国产一区二区三区|